# EE 4755—Digital Design Using Hardware Description Languages

URL: https://www.ece.lsu.edu/v

# Instructor Information

David M. Koppelman, Room 3316R P. F. Taylor Hall

+1 225 578-5482.

koppel@ece.lsu.edu, https://www.ece.lsu.edu/koppel

Tentative office hours: M-F 15:40-16:40 (Fall 2019).

Course Information  $\gg$  Prerequisites

# Prerequisites

Formal Prerequisite

EE 3755 (Computer Organization).

Informal Prerequisites (What you really need to know.)

C (The computer language.)

Digital hardware design: Should be able to answer these:

Is a ripple adder something to get excited about?

What does it mean to clock a register?

Your part of the design carries the critical path: your fault or your forté?

Course Information  $\gg$  Graded Material

# Graded Material

Midterm Exam, 35%

Fifty minutes, open notes.

Final Exam, 35%

Two hours, open notes.

Yes, it's cumulative.

Homework/Projects, 30%

Written and computer assignments.

Lowest grade or unsubmitted assignment dropped.

Electronic Design Automation (EDA) Overview  $\gg$  EDA Definitions

### Electronic Design Automation (EDA) Overview

EDA Definitions

Electronic Design Automation (EDA): The use of software to automate electronic (digital and analog) design.

Hardware Description Language:

A language used to describe hardware and to exercise, test, and verify the hardware. Examples: Verilog, VHDL, SystemC.

#### Hardware Description:

Something written in an HDL with the goal of modeling or fabricating (synthesizing) hardware. It's analogous to a procedure or program in a conventional language.

Description of a binary full adder:

```
module bfa( output uwire sum, cout, input uwire a, b, cin );
    assign sum = a ^ b ^ cin; // Note "^" is the exclusive or operator.
    assign cout = a & b | a & cin | b & cin;
endmodule
```

# More Definitions

#### Simulation:

Execution of some code which determines the state of some modeled system over time. Most HDL languages are primarily intended for simulation.

#### Design Target:

The technology in which a design is to be implemented. The design target is often some type of FPGA or ASIC (application-specific IC).

# Synthesis [of a hardware description]:

Conversion of the description into chosen design target.

Synthesis is a multi-step process, steps include *inference* and *routing*.

Electronic Design Automation (EDA) Overview  $\gg$  EDA Definitions

#### Electronic Design Automation (EDA) (Longer Definition)

#### Electronic design in which

a hardware description is written in a hardware description language

possibly consisting of components from a vendor's *IP library* 

the functionality of the description is verified by simulation

the formal correctness, testability, and compliance of a description is evaluated by software

and the description is converted to a manufactureable form using synthesis tools.

Electronic Design Automation (EDA) Overview  $\gg$  Hardware Description Languages

#### Hardware Description Languages

## Hardware Description Language:

A language used for describing the structure of hardware and how the hardware should behave. Examples include SystemVerilog and VHDL.

Kinds of Digital Hardware Built Using HDL's:

Anything worth selling.

Electronic Design Automation (EDA) Overview  $\gg$  Hardware Description Languages

### Some Popular Hardware Description Languages

#### Verilog and SystemVerilog

(Verilog was replaced by SystemVerilog in 2009.)

C-Like and C++-Like Syntax

Originated in industry in 1984, now IEEE standard.

#### VHDL

Ada-Like Syntax

Originated as a DoD project, now an IEEE standard.

#### SystemC

A C++ Class Library, Description are Exactly C++ syntax.

Often used with high-level synthesis tools.

Electronic Design Automation (EDA) Overview  $\gg$  History of Verilog and SystemVerilog

### History of Verilog and SystemVerilog

Verilog developed by Gateway Design Automation in 1984, later bought by Cadence.

Became an IEEE standard 1995: *IEEE 1364-1995*.

Major update in 2001: *IEEE 1364-2001*.

Minor update in 2005.

Also in 2005, related language SystemVerilog was standardized as IEEE 1800-2005.

In 2009 Verilog and SystemVerilog merged: *IEEE 1800-2009*.

Minor updates in 2013 and 2017: *IEEE 1800-2012*, *IEEE 1800-2017*.

Electronic Design Automation (EDA) Overview  $\gg$  VHSIC Hardware Description Language (VHDL)

# VHSIC Hardware Description Language (VHDL)

Ada-like syntax. (Ada is a DoD-developed language for large embedded systems.)

Developed as part of U.S. Department of Defense (DoD) VHSIC program in 1983

Became IEEE standard 1076 in 1987.

Some believe that VHDL is harder to learn than Verilog.

At most one or two lectures on VHDL.

Electronic Design Automation (EDA) Overview  $\gg$  VHSIC Hardware Description Language (VHDL)

# Verilog vs. VHDL

There is an advocate community for each language.

Good News: Many tools support both.

That said, SystemVerilog covered in this course.

#### Design Flow

# Design Flow

#### Design Flow:

The steps used to produce a design, from initial design entry to the generation of the final manufacureable form. Describes which programs will be used, when they will be used, and how they will be used.

EDA tool vendors usually provide design flows that show how their products can be used.

Companies develop design flows that are used to produce their designs.

A simple design flow is described below.

Design Flow  $\gg$  Informal Design Flow

### Informal Design Flow

- $\diamond$  Enter design. (Use your favorite text editor and HDL.)
- $\diamond$  Enter *testbench* for design.

The testbench checks correctness.

This is very important—you never want to say "I thought it worked."

 $\diamondsuit$  Run simulation to verify correctness.

 $\diamond$  Use waveform viewer and other tools to find bugs. (If any.)

 $\diamondsuit$  Run synthesis program.

Synthesis reports indicate area and timing.

Not satisfied? Go to Step 1.

Otherwise, tape out, download to FPGA, etc.

Design Flow  $\gg$  Informal Design Flow Demonstration

## Informal Design Flow Demonstration

Demonstration: look at different possible logical right shifter designs.

# Logical Right Shift

Inputs: amount, **amt**; unshifted value, **din**.

Output: shifted value, dout.

Parameter: w, number of bits.



Design Flow  $\gg$  Informal Design Flow Demonstration

#### What makes the shifter interesting.

It's used in many applications.

It's easy to describe *behaviorally* (by what it does).

A naïve implementation costs  $3w^2$  gates.

A good implementation costs  $6w \lg w$  gates.

Should we rely on the synthesis program to get it right?

Design Flow  $\gg$  Simple Design Flow  $\gg$  Summary of Steps

#### Simple Design Flow

Three easy steps (not counting step zero).

Used to describe the major steps in a typical design flow.

## List of Steps in Simple Design Flow

Simple Flow Step 0: Goal Determination.

Simple Flow Step 1: Design Capture

Simple Flow Step 2: Behavioral Verification

Simple Flow Step 3: Synthesis and Timing Verification

Design Flow  $\gg$  Simple Design Flow  $\gg$  Simple Flow Step 0:

# Simple Flow Step 0:

Start with: an idea for a new chip.

Goal: a box full of the new chips.

Design Flow  $\gg$  Simple Design Flow  $\gg$  Simple Flow Step 1: Design Capture

### Simple Flow Step 1: Design Capture

Using the back of an envelope or some other suitable medium ... ... develop a rough draft of the design.

Using a text editor ... ... write a *Verilog description* of the design.

Using a text editor ...

... write a Verilog description of a testbench used to test the design.

The testbench generates inputs for the design and verifies the design's outputs.

Design Flow  $\gg$  Simple Design Flow  $\gg$  Simple Flow Step 2: Behavioral Verification

#### Simple Flow Step 2: Behavioral Verification

Using a simulator and waveform viewer ...

- ... check if design passes testbench tests ....
- ... and if not, debug.

Waveform viewer is sort of a virtual logic analyzer, can view signals on any part of design.

Simulator output includes messages generated by behavioral code ... ... including "pass" or "fail" message produced by testbench.

Using text editor ...

... fix bugs, and tune performance.

Design Flow  $\gg$  Simple Design Flow  $\gg$  Simple Flow Step 3: Synthesis and Timing Verification

### Simple Flow Step 3: Synthesis and Timing Verification

Using synthesis programs ...

... generate design database.

Design database has information needed to fabricate the chip ... ... and to perform simulations with accurate timing.

Simulate using design database to verify that timing is acceptable ...

... if timing is not acceptable edit the Verilog structural description and repeat steps above.

Using the Internet, E-mail design database and credit card number to fab.

After a few weeks, get parts back in mail.

Material and Tools in This Course  $\gg$  Topics Covered in This Course

#### Material and Tools in This Course

## Topics Covered in This Course

- Coding in SystemVerilog.
- Writing structural and synthesizable descriptions.
- Writing testbench code.
- Using simulation, waveform viewers and similar tools.
- Synthesis.
- Using synthesis tools.

Material and Tools in This Course  $\gg$  Tools Used in This Course  $\gg$  Tools and Tool Vendors

## Tools Used in This Course

Tools and Tool Vendors

# EDA (Electronic Design Automation) Tools

Programs to support design automation.

These include SystemVerilog simulators, synthesis programs, design rule checkers, etc., etc., etc., etc.

# Major EDA Vendors

- Synopsis
- $\circ$  Cadence Design Systems
- Mentor Graphics

Material and Tools in This Course  $\gg$  Tools Used in This Course  $\gg$  Tool Set Vendor

## Course Will Use Products of Cadence Design Systems

ECE is a member of Cadence's University Software Program.

Software would normally cost well over 100 k\$ ...

... which helps explain why you can't have your own copies (unless you're rich).

Material and Tools in This Course  $\gg$  Tools Used in This Course  $\gg$  Simulation Tools

## For Simulation: Cadence Incisive Enterprise Simulator Package

A collection of programs including:

- *ncvlog* Verilog simulator.
- *simuision* Waveform viewer (to view sim results).
- $\circ$  *irun* Convenient front end to other programs.

Material and Tools in This Course  $\gg$  Tools Used in This Course  $\gg$  Synthesis Tools

# For Synthesis: Genus Synthesis

• genus – Front end for synthesis tools.

Design Capture

# Design Capture

# Design Capture: Entering a design in electronic form.

Start: Idea in engineer's head, scribbles on back of envelope.

Finish: Design in electronic form readable by some EDA tools.

Design Capture  $\gg$  Design Capture Methods

### Design Capture Methods

### $\circ~$ Schematic Capture

Enter design using GUI (graphical user interface) schematic editor.

Fun and easy for beginners but tedious for all but small designs.

#### $\circ~$ Finite-State Machine Editors

Programs meant for designing FSM, to be part of larger design.

### • Hardware Description Languages

Like any programming language ...

... design entered using standard or specialized text editor.

Synthesis Design Targets  $\gg$  Definition

# Synthesis Design Targets

# Design Target:

The type of device to be manufactured or programmed. Synthesis programs generate output for a particular design target.

Synthesis Design Targets  $\gg$  Application-Specific Integrated Circuits

### Design Targets

• Programmable Logic Array (PLA)

Chip that can be programmed (once) to implement a logic function.

Usually programmed at the factory.

PLAs might be used in prototypes or when only a few parts are needed.

#### • Application-Specific Integrated Circuit (ASIC)

A fully custom chip.

Usually the fastest design target, can have the most components.

Synthesis Design Targets  $\gg$  Field-Programmable Gate Arrays (FPGAs)

## • Gate Array

A chip full of gates manufactured in two steps:

First generic layers containing gates are fabricated ... ... but gates are not connected to each other.

Later, metal layers connecting gates are added.

Designer using gate arrays specifies only metal layer.

Since gates fabricated in advance time is saved.

# • Field-Programmable Gate Array (FPGA)

A chip full of logic whose connection and function can be programmed and later re-programmed.

Many FPGA vendors provide EDA tools for their products.

Synthesis  $\gg$  Start With

# Synthesis

Goal: Convert an HDL description into working hardware.

# Start With:

Behavioral or Structural Description

Functionality has been verified by simulation.

Behavioral description (if used) follows synthesizebility rules specified for synthesis program.

Choice of Design Target

Type of target: FPGA, ASIC, etc.

Manufacturer and family.

Synthesis  $\gg$  Major Synthesis Steps

# Major Synthesis Steps (Summary)

Synthesis of technology-independent gate-level description.

Map gates and modules to technology-specific versions.

Place and route.

Synthesis  $\gg$  Major Synthesis Steps

### Major Synthesis Steps (Details)

Synthesis of *technology-independent* gate-level description.

Synthesis program infers registers and minimizes logic.

Registers aren't explicitly declared (even though it will appear otherwise) ...

... so synthesis program must determine (infer) where they are needed.

Because (most) synthesis programs minimize combinational logic ... ... descriptions should be written for clarity.

Output of this step is purely structural code ...

 $\ldots$  consisting of gates and standard modules (*e.g.*, for arithmetic), and library modules.

Based on output, designer might tweak design or give hints to synthesis program.

Synthesis $\gg$  Major Synthesis Steps

#### Place and Route

*Placement* is the determination of the physical location of a part.

*Routing* is the determination of paths for wires interconnecting parts.

## Output of place-and-route step:

Timing information (since technology and wire lengths are known) which may be ... ... backannotated (written into) the original behavioral description.

Behavioral descriptions re-simulated to see if they meet timing criteria.

For FPGAs, code to program the devices.

For ASICS and gate arrays, ...

 $\ldots$  a design database to *tape-out* and send to a fab.

Fabrication facilities apply additional steps, not covered here.