



# 22nd Reconfigurable Architectures Workshop May 25, 2015 Hyderabad, India www.ece.lsu.edu/vaidy/raw



The 22<sup>nd</sup> Reconfigurable Architectures Workshop (RAW 2015) will be held in Hyderabad, India in May 2015. RAW 2015 is associated with the 29th Annual International Parallel & Distributed Processing Symposium (IPDPS 2015) and is sponsored by the IEEE Computer Society Technical Committee on Parallel Processing. The workshop is one of the major meetings for researchers to present ideas, results, and on-going research on both theoretical and practical advances in Reconfigurable Computing.

A reconfigurable computing environment is characterized by the ability of underlying hardware architectures or devices to rapidly alter (often on the fly) the functionalities of their components and the interconnection between them to suit the problem at hand. The area has a rich theoretical tradition and wide practical applicability. There are several commercially available reconfigurable platforms (FPGAs and coarsegrained devices) and many modern applications (including embedded systems and HPC) use reconfigurable subsystems. An appropriate mix of theoretical foundations and practical considerations, including algorithms architectures, applications, technologies and tools, is essential to fully exploit the possibilities offered by reconfigurable computing. The Reconfigurable Architectures Workshop aims to provide a forum for creative and productive interaction for researchers and practitioners in the area.

**Topics of Interest:** Authors are invited to submit manuscripts of original unpublished research in all areas of reconfigurable systems, including architectures, algorithms, applications, software and cross-cutting areas. Topics of interest include, but are not limited to:

| <ul> <li>Architectures &amp; Algorithms</li> <li>Theoretical Interconnect and<br/>Computation Models</li> <li>Algorithmic Techniques and Mapping</li> <li>Run-Time Reconfiguration Models and<br/>Architectures</li> <li>Emerging Technologies (optical<br/>models, 3D Interconnects, devices)</li> <li>Bounds and Complexity Issues</li> <li>Analog Arrays</li> </ul> | <ul> <li>Reconfigurable Systems &amp;<br/>Applications</li> <li>Reconfigurable accelerators (HPC,<br/>Bioinformatics, Multicore environments)</li> <li>Embedded systems and Domain-<br/>Specific solutions (Digital Media,<br/>Gaming, Automotive applications)</li> <li>Distributed Systems &amp; Networks</li> <li>Wireless and Mobile Systems</li> <li>Emerging applications (Organic<br/>Computing, Biology-Inspired Solutions)</li> <li>Critical issues (Security, Energy<br/>efficiency, Fault-Tolerance)</li> </ul> | <ul> <li>Software &amp; Tools</li> <li>High-Level Design Methods<br/>(Hardware/Software co-design,<br/>Compilers)</li> <li>System Support (Soft processor<br/>programming)</li> <li>Runtime Support</li> <li>Reconfiguration Techniques (reusable<br/>artifacts)</li> <li>Simulations and Prototyping<br/>(performance analysis, verification<br/>tools)</li> </ul> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### **Submission Guidelines:**

All manuscripts will be reviewed by at least three members of the program committee. Submissions should be a complete manuscript or, in special cases, may be a summary of relevant work. The manuscript should be not exceed 8 single-spaced, double-column pages using 10-point size font on 8.5X11 inch pages (<u>IEEE conference style</u>) including references, figures and tables. Papers are to be submitted through <u>EDAS</u>. Submitted papers should not have appeared in or be under consideration for a different workshop, conference or journal. It is also expected that all accepted papers (regular or poster) will be presented at the workshop by one of the authors.

**Publication:** IEEE CS Press will publish the IPDPS symposium and workshop abstracts as a printed volume. The complete symposium and workshop proceedings will also be published by IEEE CS Press as a CD-ROM disk and be available in the IEEE Digital Library.

#### **Important Dates:**

Submission deadline Decision notification Camera-Ready papers due

January 20, 2015 February 10, 2015 February 28, 2015

### **Organization:**

| Workshop Chairs:               | Jürgen Becker, Karlsruhe Institute of Technology, Germany<br>Ramachandran Vaidyanathan, Louisiana State University,<br>USA                                                            | becker@kit.edu<br>vaidy@lsu.edu                                                 |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Program Chairs:                | Marco Santambrogio, Politecnico di Milano, Italy<br>Wayne Luk, Imperial College, London, England                                                                                      | marco.santambrogio@polimi.it<br>wl@doc.ic.ac.uk                                 |
| Reconfigurable Syst<br>Germany | rithms: Steve Wilton, University of British Columbia, Canada<br>ems & Applications: Diana Goehringer, Ruhr-University Bochum,<br>en Eguro, Microsoft Research, USA                    | stevew@ece.ubc,ca<br>diana.goehringer@ruhr-uni-bochum.de<br>eguro@microsoft.com |
| Steering Chair:                | Viktor K. Prasanna, University of Southern California, USA                                                                                                                            | prasanna@usc.edu                                                                |
| Steering Committee:            | Jürgen Becker, Karlsruhe Institute of Technology, Germany<br>Viktor K. Prasanna, University of Southern California, USA<br>Ramachandran Vaidyanathan, Louisiana State University, USA |                                                                                 |
| Publicity:<br>Chair: Weirong J | ang, Xilinx, USA                                                                                                                                                                      | weirong.ijang@xilinx.com                                                        |

Joao Cardoso, University of Porto, Portugal

## **Program Committee:**

- Armando Astarloa, University of the Basque Country
- Zachary Baker, Los Alamos National Laboratory
- Jason Bakos, University of South Carolina
- Ivan Beretta, EPFL
- Christophe Bobda, University of Arkansas
- Bruce Cockburn, University of Alberta
- René Cumplido, INAOE
- Joydip Das, Achronix Semiconductor Corporation
- Carl Ebeling, Altera
- Ken Eguro, Microsoft Research
- Hatem El-Boghdadi, Cairo University
- Suhaib Fahmy, Nanyang Technological University
- Diana Goehringer, Ruhr-University Bochum
- Martin Herbordt, Boston University
- Michael Hübner, Ruhr-University of Bochum (RUB)
- Eddie Hung, Imperial College
- Weirong Jiang, Xilinx
- Nachiket Kapre, Nanyang Technological University
- Dirk Koch, University of Oslo
- Akash Kumar, National University of Singapore
- Martin Langhammer, Altera
- Philip Leong, The University of Sydney

- Liam Marnane, University College, Cork
- Gayatri Mehta, University of North Texas
- Seda Memik, Northwestern University
- Nele Mentens, KU Leuven
- Christian Pilato, Columbia University
- Christian Plessl, University of Paderborn
- Dionisios Pnevmatikatos, Technical University of Crete

jmpc@acm.org

- Mario Porrmann, Bielefeld University
- Kentaro Sano, Tohoku University
- Marco Santambrogio, Politecnico di Milano
- Melissa Smith, Clemson University
- Hayden So, The University of Hong Kong
- Dirk Stroobandt, Ghent University
- Ramachandran Vaidyanathan, Louisiana State
   University
- Ranga Vemuri, University of Cincinnati
- Vivek Venugopal, United Technologies Research Center
- Steve Wilton, University of British Columbia Canada
- Mike Wirthlin, Brigham Young University
- Yi-Hua Yang, Xilinx