## EE 4755—Digital Design Using Hardware Description Languages #### Final Exam Review When / Where Thursday, 8 December 2016, 12:30-14:30 CST 226 Tureaud Hall (Here) #### Conditions Closed Book, Closed Notes Bring one sheet of notes (both sides), $216 \,\mathrm{mm} \times 280 \,\mathrm{mm}$ . No use of communication devices. #### Format Several problems, short-answer questions. #### Resources Lecture "slides" and code used in class: http://www.ece.lsu.edu/koppel/v/ln.html Study Guides Synthesis: http://www.ece.lsu.edu/koppel/v/guides/syn.pdf Solved tests and homework: http://www.ece.lsu.edu/koppel/v/prev.html It is important that homework solutions be studied. #### Study Recommendations Study this semester's homework assignments and solutions. Similar problems may appear on the exam. <u>Solve</u> Old Problems—memorizing solutions is not the same as solving. Following and understanding solutions is not the same as solving. Use the solutions for brief hints and to check your own solutions. ## Previous Exams Be sure to look at previous midterm and final exams, but note differences in coverage. #### Course Material Areas #### Verilog The System Verilog language, including structural and behavioral code. #### Synthesis How hardware is inferred, mapped, and optimized from Verilog. #### Digital Design The functioning of the circuits covered in class. How to design digital circuits. Sequential Circuit Design Pipelined Circuit Design ## Tools Understand what simulation and synthesis tools do. # Specific Circuits Combinational and Sequential Left Shifters Multipliers Mag Modules ## Verilog Topics ### Objects ``` See http://www.ece.lsu.edu/v/2016/1020-types.v.html. Object Types: variable v net objects. Key difference:... ... variables are assigned, nets are driven (connected to something). Data Types Four-State Integer Types Two-State Integer Types Floating-Point Types String Type ``` ## Integer Data Types Four-State Integer Types: logic, integer, time. Two-State Integer Types: int, bit, byte, shortint, longint. Integer qualifiers: signed, unsigned. # Real Data Types Real Types: real, shortreal. Type punning: \$realtobits, \$bitstoreal, etc.. ## Arrays ``` Packed v. Unpacked Arrays wire [7:0] e_pluribus_unum; wire plain_array [7:0]; Element and bit numbering: wire [7:0] color; ``` wire [0:7] colour; Static, Dynamic, and Associative arrays. ### Modules Port and parameter declaration. Module and primitive instantiation. Object declarations. Continuous assign. Procedural code. Generate statements. ### Procedural Code Execution of initial, always, always\_comb, and always\_ff. Delays (e.g., #5). Event controls (e.g., @( posedge clk)). Blocking v. non-blocking assignment. #### Elaboration and Generate Statements http://www.ece.lsu.edu/v/2016/1025-gen-elab.v.html Elaboration-time constants. Difference between a module parameter and a port. ## Emphases, Key Skills ## Verilog—Key Skills Given a design in one form, write design in another: Explicit Structural Implicit Structural Synthesizable Behavioral Logic Diagram Use generate statements to interconnect modules. ## Synthesis Key Skills Given Verilog code: Show inferred hardware (before optimization). Show expected optimizations. # Logic Design Skills Given a design, be able to: Compute Cost Compute Delay ### Synthesis Topics ### Synthesis Topics Understand what is done during inference, optimization, technology mapping. ``` http://www.ece.lsu.edu/v/2016/1040-syn.v.html. ``` Inference of combinational logic. ``` http://www.ece.lsu.edu/v/2016/1042-syn-comb.v.html http://www.ece.lsu.edu/v/2016/1045-syn-comb-behav.v.html ``` Inference of registers. ``` http://www.ece.lsu.edu/v/2016/lsli-syn-seq.pdf ``` Optimization of combinational logic. Use of timing constraints in synthesis. ## Digital Design Topics ### Digital Design Topics #### Common Components Multiplexor Binary Full Adder, Ripple Adder Integer Equality and Magnitude Comparison ### Common Component Skills Show how to implement using basic gates. Know how to optimize for special cases (a constant input, etc.). ### Cost and Delay Estimation ## Simple Cost Model Cost of n-input AND and OR gates are n-1 units. Inverters (NOT gates) are free. Delay of n-input gate is $\lceil \lg n \rceil$ units. ### Tools ``` Synthesis (RTL Encounter). read_hdl, elaborate define_clock synthesize -to_generic synthesize -to_mapped report area, timing ```