Table of Contents

Chapter 1  About This Book .......................................................................................................................... 1
  1.1 Typographical Conventions ..................................................................................................................... 1
    1.1.1 Italic Text ........................................................................................................................................... 1
    1.1.2 Bold Text ........................................................................................................................................... 1
    1.1.3 Courier Text ........................................................................................................................................ 1
  1.2 UNPREDICTABLE and UNDEFINED ...................................................................................................... 2
    1.2.1 UNPREDICTABLE .............................................................................................................................. 2
    1.2.2 UNDEFINED ....................................................................................................................................... 2
  1.3 Special Symbols in Pseudocode Notation ............................................................................................... 2
  1.4 For More Information ............................................................................................................................... 5

Chapter 2  Guide to the Instruction Set ....................................................................................................... 7
  2.1 Understanding the Instruction Fields ...................................................................................................... 7
    2.1.1 Instruction Fields .............................................................................................................................. 8
    2.1.2 Instruction Descriptive Name and Mnemonic .................................................................................... 9
    2.1.3 Format Field ....................................................................................................................................... 9
    2.1.4 Purpose Field .................................................................................................................................. 10
    2.1.5 Description Field ............................................................................................................................ 10
    2.1.6 Restrictions Field ........................................................................................................................... 10
    2.1.7 Operation Field ............................................................................................................................... 11
    2.1.8 Exceptions Field .............................................................................................................................. 11
    2.1.9 Programming Notes and Implementation Notes Fields .................................................................... 11
  2.2 Operation Section Notation and Functions ........................................................................................... 12
    2.2.1 Instruction Execution Ordering ....................................................................................................... 12
    2.2.2 Pseudocode Functions .................................................................................................................... 12
  2.3 Op and Function Subfield Notation ......................................................................................................... 21
  2.4 FPU Instructions ................................................................................................................................... 21

Chapter 3  The MIPS64™ Instruction Set .................................................................................................... 23
  3.1 Compliance and Subsetting .................................................................................................................... 23
  3.2 Alphabetical List of Instructions ............................................................................................................ 34
    ABS.fmt ....................................................................................................................................................... 34
    ADD ......................................................................................................................................................... 35
    ADD.fmt ................................................................................................................................................... 37
    ADDI ....................................................................................................................................................... 38
    ADDIU .................................................................................................................................................... 39
    ADDU ...................................................................................................................................................... 40
    ALNV.PS ............................................................................................................................................... 41
    AND ...................................................................................................................................................... 44
    ANDI ...................................................................................................................................................... 45
    B ......................................................................................................................................................... 46
    BAL ...................................................................................................................................................... 47
    BC1F ...................................................................................................................................................... 48
    BC1FL .................................................................................................................................................... 50
    BC1T ...................................................................................................................................................... 52
    BC1TL .................................................................................................................................................... 54
    BC2F ...................................................................................................................................................... 56
    BC2FL .................................................................................................................................................... 57
    BC2T ...................................................................................................................................................... 59
    BC2TL .................................................................................................................................................... 60
    BEQ ...................................................................................................................................................... 62
    BEQL .................................................................................................................................................... 63
    BGEZ ..................................................................................................................................................... 65
    BGEZAL .................................................................................................................................................. 66
    BGEZALL ............................................................................................................................................... 67
<table>
<thead>
<tr>
<th>Instruction</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>JR</td>
<td>162</td>
</tr>
<tr>
<td>LB</td>
<td>164</td>
</tr>
<tr>
<td>LBU</td>
<td>165</td>
</tr>
<tr>
<td>LD</td>
<td>166</td>
</tr>
<tr>
<td>LDC1</td>
<td>167</td>
</tr>
<tr>
<td>LDC2</td>
<td>168</td>
</tr>
<tr>
<td>LDL</td>
<td>169</td>
</tr>
<tr>
<td>LDR</td>
<td>171</td>
</tr>
<tr>
<td>LDXC1</td>
<td>174</td>
</tr>
<tr>
<td>LH</td>
<td>175</td>
</tr>
<tr>
<td>LHU</td>
<td>176</td>
</tr>
<tr>
<td>LI</td>
<td>177</td>
</tr>
<tr>
<td>LLD</td>
<td>179</td>
</tr>
<tr>
<td>LUI</td>
<td>181</td>
</tr>
<tr>
<td>LUXC1</td>
<td>182</td>
</tr>
<tr>
<td>LW</td>
<td>183</td>
</tr>
<tr>
<td>LWC1</td>
<td>184</td>
</tr>
<tr>
<td>LWC2</td>
<td>185</td>
</tr>
<tr>
<td>LWL</td>
<td>186</td>
</tr>
<tr>
<td>LWR</td>
<td>189</td>
</tr>
<tr>
<td>LWU</td>
<td>193</td>
</tr>
<tr>
<td>LWCX1</td>
<td>194</td>
</tr>
<tr>
<td>MADD</td>
<td>195</td>
</tr>
<tr>
<td>MADD.fmt</td>
<td>197</td>
</tr>
<tr>
<td>MADDU</td>
<td>199</td>
</tr>
<tr>
<td>MFC0</td>
<td>200</td>
</tr>
<tr>
<td>MFC1</td>
<td>201</td>
</tr>
<tr>
<td>MFC2</td>
<td>202</td>
</tr>
<tr>
<td>MHIL</td>
<td>203</td>
</tr>
<tr>
<td>MFILO</td>
<td>204</td>
</tr>
<tr>
<td>MOV.fmt</td>
<td>205</td>
</tr>
<tr>
<td>MOV.F</td>
<td>206</td>
</tr>
<tr>
<td>MOV.F.fmt</td>
<td>206</td>
</tr>
<tr>
<td>MOVN</td>
<td>207</td>
</tr>
<tr>
<td>MOVN.fmt</td>
<td>209</td>
</tr>
<tr>
<td>MOV.T</td>
<td>210</td>
</tr>
<tr>
<td>MOV.T.fmt</td>
<td>212</td>
</tr>
<tr>
<td>MOVZ</td>
<td>213</td>
</tr>
<tr>
<td>MOVZ.fmt</td>
<td>215</td>
</tr>
<tr>
<td>MSUB</td>
<td>216</td>
</tr>
<tr>
<td>MSUB.fmt</td>
<td>218</td>
</tr>
<tr>
<td>MSUBU</td>
<td>219</td>
</tr>
<tr>
<td>MTC0</td>
<td>221</td>
</tr>
<tr>
<td>MTC1</td>
<td>222</td>
</tr>
<tr>
<td>MTC2</td>
<td>223</td>
</tr>
<tr>
<td>MTHI</td>
<td>224</td>
</tr>
<tr>
<td>MTL0</td>
<td>225</td>
</tr>
<tr>
<td>MUL</td>
<td>226</td>
</tr>
<tr>
<td>MUL.fmt</td>
<td>227</td>
</tr>
<tr>
<td>MUL.T</td>
<td>228</td>
</tr>
<tr>
<td>MUL.TU</td>
<td>229</td>
</tr>
<tr>
<td>NEG.fmt</td>
<td>230</td>
</tr>
<tr>
<td>NMADD.fmt</td>
<td>231</td>
</tr>
<tr>
<td>NMSUB.fmt</td>
<td>232</td>
</tr>
<tr>
<td>NOP</td>
<td>234</td>
</tr>
<tr>
<td>NOR</td>
<td>236</td>
</tr>
<tr>
<td>OR</td>
<td>237</td>
</tr>
<tr>
<td>ORI</td>
<td>238</td>
</tr>
<tr>
<td>PLL.PS</td>
<td>239</td>
</tr>
<tr>
<td>PLU.PS</td>
<td>240</td>
</tr>
<tr>
<td>PREF</td>
<td>241</td>
</tr>
<tr>
<td>PREFIX</td>
<td>242</td>
</tr>
<tr>
<td>PUL.PS</td>
<td>244</td>
</tr>
<tr>
<td>PUU.PS</td>
<td>247</td>
</tr>
<tr>
<td>RECIP.fmt</td>
<td>249</td>
</tr>
</tbody>
</table>
List of Figures

Figure 2-1: Example of Instruction Description ................................................................. 8
Figure 2-2: Example of Instruction Fields ............................................................................. 9
Figure 2-3: Example of Instruction Descriptive Name and Mnemonic ................................. 9
Figure 2-4: Example of Instruction Format ........................................................................... 9
Figure 2-5: Example of Instruction Purpose .......................................................................... 10
Figure 2-6: Example of Instruction Description ..................................................................... 10
Figure 2-7: Example of Instruction Restrictions ................................................................. 11
Figure 2-8: Example of Instruction Operation ........................................................................ 11
Figure 2-9: Example of Instruction Exception ....................................................................... 11
Figure 2-10: Example of Instruction Programming Notes .................................................... 12
Figure 2-11: COP_LW Pseudocode Function ...................................................................... 13
Figure 2-12: COP_LD Pseudocode Function ....................................................................... 13
Figure 2-13: COP_SW Pseudocode Function ..................................................................... 13
Figure 2-14: COP_SD Pseudocode Function ..................................................................... 14
Figure 2-15: AddressTranslation Pseudocode Function ...................................................... 14
Figure 2-16: LoadMemory Pseudocode Function ............................................................... 15
Figure 2-17: StoreMemory Pseudocode Function ............................................................... 15
Figure 2-18: Prefetch Pseudocode Function ........................................................................ 16
Figure 2-19: ValueFPR Pseudocode Function ..................................................................... 17
Figure 2-20: StoreFPR Pseudocode Function .................................................................... 18
Figure 2-21: SyncOperation Pseudocode Function ............................................................. 19
Figure 2-22: SignalException Pseudocode Function ......................................................... 19
Figure 2-23: NullifyCurrentInstruction PseudoCode Function ........................................... 19
Figure 2-24: CoprocessorOperation Pseudocode Function ............................................... 19
Figure 2-25: JumpDelaySlot Pseudocode Function ............................................................ 20
Figure 2-26: NotWordValue Pseudocode Function ............................................................. 20
Figure 2-27: FPConditionCode Pseudocode Function ........................................................ 20
Figure 2-28: SetFPConditionCode Pseudocode Function .................................................. 21
Figure 3-1: Example of an ALNV.PS Operation ................................................................. 41
Figure 3-2: Usage of Address Fields to Select Index and Way .......................................... 93
Figure 3-3: Unaligned Doubleword Load Using LDL and LDR ......................................... 169
Figure 3-4: Bytes Loaded by LDL Instruction ..................................................................... 170
Figure 3-5: Unaligned Doubleword Load Using LDR and LDL ........................................ 171
Figure 3-6: Bytes Loaded by LDR Instruction ..................................................................... 172
Figure 3-7: Unaligned Word Load Using LWL and LWR .................................................... 186
Figure 3-8: Bytes Loaded by LWL Instruction ..................................................................... 187
Figure 3-9: Unaligned Word Load Using LWL and LWR .................................................... 190
Figure 3-10: Bytes Loaded by LWL Instruction ..................................................................... 191
Figure 3-11: Unaligned Doubleword Store With SDL and SDR ....................................... 268
Figure 3-12: Bytes Stored by an SDL Instruction ................................................................. 269
Figure 3-13: Unaligned Doubleword Store With SDR and SDL ....................................... 271
Figure 3-14: Bytes Stored by an SDR Instruction ................................................................. 272
Figure 3-15: Unaligned Word Store Using SWL and SWR ................................................ 295
Figure 3-16: Bytes Stored by an SWL Instruction ................................................................. 296
Figure 3-17: Unaligned Word Store Using SWR and SWL ................................................ 297
Figure 3-18: Bytes Stored by SWR Instruction ..................................................................... 298
List of Tables

Table 1-1: Symbols Used in Instruction Operation Statements ................................................................. 3
Table 2-1: AccessLength Specifications for Loads/Stores ........................................................................ 16
Table 3-1: CPU Arithmetic Instructions .................................................................................................. 24
Table 3-2: CPU Branch and Jump Instructions .......................................................................................... 25
Table 3-3: CPU Instruction Control Instructions ..................................................................................... 25
Table 3-4: CPU Load, Store, and Memory Control Instructions ............................................................... 26
Table 3-5: CPU Logical Instructions ........................................................................................................ 27
Table 3-6: CPU Move Instructions ........................................................................................................... 27
Table 3-7: CPU Shift Instructions ............................................................................................................ 27
Table 3-8: CPU Trap Instructions ............................................................................................................. 28
Table 3-9: Obsolete CPU Branch Instructions ......................................................................................... 28
Table 3-10: FPU Arithmetic Instructions ................................................................................................ 29
Table 3-11: FPU Branch Instructions ...................................................................................................... 29
Table 3-12: FPU Compare Instructions .................................................................................................. 29
Table 3-13: FPU Convert Instructions .................................................................................................. 29
Table 3-14: FPU Load, Store, and Memory Control Instructions ............................................................ 30
Table 3-15: FPU Move Instructions ........................................................................................................ 31
Table 3-16: Obsolete FPU Branch Instructions ....................................................................................... 31
Table 3-17: Coprocessor Branch Instructions ........................................................................................... 31
Table 3-18: Coprocessor Execute Instructions ........................................................................................ 31
Table 3-19: Coprocessor Load and Store Instructions ............................................................................ 32
Table 3-20: Coprocessor Move Instructions ............................................................................................ 32
Table 3-21: Obsolete Coprocessor Branch Instructions ......................................................................... 32
Table 3-22: Privileged Instructions ......................................................................................................... 32
Table 3-23: EJTAG Instructions ............................................................................................................. 33
Table 3-24: FPU Comparisons Without Special Operand Exceptions ....................................................... 88
Table 3-25: FPU Comparisons With Special Operand Exceptions for QNaNs .......................................... 89
Table 3-26: Usage of Effective Address ................................................................................................ 92
Table 3-27: Encoding of Bits[17:16] of CACHE Instruction ..................................................................... 93
Table 3-28: Encoding of Bits [20:18] of the CACHE Instruction .............................................................. 94
Table 3-29: Values of the hint Field for the PREF Instruction ................................................................. 243
Chapter 1

About This Book

The MIPS64™ Architecture For Programmers Volume II comes as a multi-volume set.

- Volume I describes conventions used throughout the document set, and provides an introduction to the MIPS64™ Architecture
- Volume II provides detailed descriptions of each instruction in the MIPS64™ instruction set
- Volume III describes the MIPS64™ Privileged Resource Architecture which defines and governs the behavior of the privileged resources included in a MIPS64™ processor implementation
- Volume IV-a describes the MIPS16™ Application-Specific Extension to the MIPS64™ Architecture
- Volume IV-b describes the MDMX™ Application-Specific Extension to the MIPS64™ Architecture
- Volume IV-c describes the MIPS-3D™ Application-Specific Extension to the MIPS64™ Architecture
- Volume IV-d describes the SmartMIPS™ Application-Specific Extension to the MIPS32™ Architecture and is not applicable to the MIPS64™ document set

1.1 Typographical Conventions

This section describes the use of italic, bold and courier fonts in this book.

1.1.1 Italic Text

- is used for emphasis
- is used for bits, fields, registers, that are important from a software perspective (for instance, address bits used by software, and programmable fields and registers), and various floating point instruction formats, such as $S$, $D$, and $PS$
- is used for the memory access types, such as cached and uncached

1.1.2 Bold Text

- represents a term that is being defined
- is used for bits and fields that are important from a hardware perspective (for instance, register bits, which are not programmable but accessible only to hardware)
- is used for ranges of numbers; the range is indicated by an ellipsis. For instance, $5..1$ indicates numbers 5 through 1
- is used to emphasize UNPREDICTABLE and UNDEFINED behavior, as defined below.

1.1.3 Courier Text

Courier fixed-width font is used for text that is displayed on the screen, and for examples of code and instruction pseudocode.
1.2 UNPREDICTABLE and UNDEFINED

The terms UNPREDICTABLE and UNDEFINED are used throughout this book to describe the behavior of the processor in certain cases. UNDEFINED behavior or operations can occur only as the result of executing instructions in a privileged mode (i.e., in Kernel Mode or Debug Mode, or with the CP0 usable bit set in the Status register). Unprivileged software can never cause UNDEFINED behavior or operations. Conversely, both privileged and unprivileged software can cause UNPREDICTABLE results or operations.

1.2.1 UNPREDICTABLE

UNPREDICTABLE results may vary from processor implementation to implementation, instruction to instruction, or as a function of time on the same implementation or instruction. Software can never depend on results that are UNPREDICTABLE. UNPREDICTABLE operations may cause a result to be generated or not. If a result is generated, it is UNPREDICTABLE. UNPREDICTABLE operations may cause arbitrary exceptions.

UNPREDICTABLE results or operations have several implementation restrictions:

• Implementations of operations generating UNPREDICTABLE results must not depend on any data source (memory or internal state) which is inaccessible in the current processor mode

• UNPREDICTABLE operations must not read, write, or modify the contents of memory or internal state which is inaccessible in the current processor mode. For example, UNPREDICTABLE operations executed in user mode must not access memory or internal state that is only accessible in Kernel Mode or Debug Mode or in another process

• UNPREDICTABLE operations must not halt or hang the processor

1.2.2 UNDEFINED

UNDEFINED operations or behavior may vary from processor implementation to implementation, instruction to instruction, or as a function of time on the same implementation or instruction. UNDEFINED operations or behavior may vary from nothing to creating an environment in which execution can no longer continue. UNDEFINED operations or behavior may cause data loss.

UNDEFINED operations or behavior has one implementation restriction:

• UNDEFINED operations or behavior must not cause the processor to hang (that is, enter a state from which there is no exit other than powering down the processor). The assertion of any of the reset signals must restore the processor to an operational state

1.3 Special Symbols in Pseudocode Notation

In this book, algorithmic descriptions of an operation are described as pseudocode in a high-level language notation resembling Pascal. Special symbols used in the pseudocode notation are listed in Table 1-1.
### Table 1-1 Symbols Used in Instruction Operation Statements

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>←</td>
<td>Assignment</td>
</tr>
<tr>
<td>=, ≠</td>
<td>Tests for equality and inequality</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>x y</td>
<td>A y-bit string formed by y copies of the single-bit value x</td>
</tr>
<tr>
<td>b#n</td>
<td>A constant value n in base b. For instance 10#100 represents the decimal value 100, 2#100 represents the binary value 100 (decimal 4), and 16#100 represents the hexadecimal value 100 (decimal 256). If the &quot;b#&quot; prefix is omitted, the default base is 10.</td>
</tr>
<tr>
<td>x_y..z</td>
<td>Selection of bits y through z of bit string x. Little-endian bit notation (rightmost bit is 0) is used. If y is less than z, this expression is an empty (zero length) bit string.</td>
</tr>
<tr>
<td>+, −</td>
<td>2’s complement or floating point arithmetic: addition, subtraction</td>
</tr>
<tr>
<td>∗, ×</td>
<td>2’s complement or floating point multiplication (both used for either)</td>
</tr>
<tr>
<td>div</td>
<td>2’s complement integer division</td>
</tr>
<tr>
<td>mod</td>
<td>2’s complement modulo</td>
</tr>
<tr>
<td>/</td>
<td>Floating point division</td>
</tr>
<tr>
<td>&lt;</td>
<td>2’s complement less-than comparison</td>
</tr>
<tr>
<td>&gt;</td>
<td>2’s complement greater-than comparison</td>
</tr>
<tr>
<td>≤</td>
<td>2’s complement less-than or equal comparison</td>
</tr>
<tr>
<td>≥</td>
<td>2’s complement greater-than or equal comparison</td>
</tr>
<tr>
<td>nor</td>
<td>Bitwise logical NOR</td>
</tr>
<tr>
<td>xor</td>
<td>Bitwise logical XOR</td>
</tr>
<tr>
<td>and</td>
<td>Bitwise logical AND</td>
</tr>
<tr>
<td>or</td>
<td>Bitwise logical OR</td>
</tr>
<tr>
<td>GPRLEN</td>
<td>The length in bits (32 or 64) of the CPU general-purpose registers</td>
</tr>
<tr>
<td>GPR[x]</td>
<td>CPU general-purpose register x. The content of GPR[0] is always zero.</td>
</tr>
<tr>
<td>FPR[x]</td>
<td>Floating Point operand register x</td>
</tr>
<tr>
<td>FCC[CC]</td>
<td>Floating Point condition code CC. FCC[0] has the same value as COC[1].</td>
</tr>
<tr>
<td>FPR[x]</td>
<td>Floating Point (Coprocessor unit 1), general register x</td>
</tr>
<tr>
<td>CPR[z,x,s]</td>
<td>Coprocessor unit z, general register x, select s</td>
</tr>
<tr>
<td>CCR[z,x]</td>
<td>Coprocessor unit z, control register x</td>
</tr>
<tr>
<td>COC[z]</td>
<td>Coprocessor unit z condition signal</td>
</tr>
<tr>
<td>Xlat[x]</td>
<td>Translation of the MIPS16 GPR number x into the corresponding 32-bit GPR number</td>
</tr>
<tr>
<td>BigEndianMem</td>
<td>Endian mode as configured at chip reset (0 → Little-Endian, 1 → Big-Endian). Specifies the endianness of the memory interface (see LoadMemory and StoreMemory pseudocode function descriptions), and the endianness of Kernel and Supervisor mode execution.</td>
</tr>
</tbody>
</table>
### Table 1-1 Symbols Used in Instruction Operation Statements

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>BigEndianCPU</td>
<td>The endianness for load and store instructions (0 → Little-Endian, 1 → Big-Endian). In User mode, this endianness may be switched by setting the RE bit in the Status register. Thus, BigEndianCPU may be computed as (BigEndianMem XOR ReverseEndian).</td>
</tr>
<tr>
<td>ReverseEndian</td>
<td>Signal to reverse the endianness of load and store instructions. This feature is available in User mode only, and is implemented by setting the RE bit of the Status register. Thus, ReverseEndian may be computed as (SRRE and User mode).</td>
</tr>
<tr>
<td>LLbit</td>
<td>Bit of virtual state used to specify operation for instructions that provide atomic read-modify-write. LLbit is set when a linked load occurs; it is tested and cleared by the conditional store. It is cleared, during other CPU operations, when a store to the location would no longer be atomic. In particular, it is cleared by exception return instructions.</td>
</tr>
<tr>
<td>I, I+n, I-n:</td>
<td>This occurs as a prefix to Operation description lines and functions as a label. It indicates the instruction time during which the pseudocode appears to “execute.” Unless otherwise indicated, all effects of the current instruction appear to occur during the instruction time of the current instruction. No label is equivalent to a time label of I. Sometimes effects of an instruction appear to occur either earlier or later --- that is, during the instruction time of another instruction. When this happens, the instruction operation is written in sections labeled with the instruction time, relative to the current instruction, in which the effect of that pseudocode appears to occur. For example, an instruction may have a result that is not available until after the next instruction. Such an instruction has the portion of the instruction operation description that writes the result register in a section labeled I+n. The effect of pseudocode statements for the current instruction labelled I+n appears to occur “at the same time” as the effect of pseudocode statements labelled I for the following instruction. Within one pseudocode sequence, the effects of the statements take place in order. However, between sequences of statements for different instructions that occur “at the same time,” there is no defined order. Programs must not depend on a particular order of evaluation between such sections.</td>
</tr>
<tr>
<td>PC</td>
<td>The Program Counter value. During the instruction time of an instruction, this is the address of the instruction word. The address of the instruction that occurs during the next instruction time is determined by assigning a value to PC during an instruction time. If no value is assigned to PC during an instruction time by any pseudocode statement, it is automatically incremented by either 2 (in the case of a 16-bit MIPS16 instruction) or 4 before the next instruction time. A taken branch assigns the target address to the PC during the instruction time of the instruction in the branch delay slot.</td>
</tr>
<tr>
<td>PABITS</td>
<td>The number of physical address bits implemented is represented by the symbol PABITS. As such, if 36 physical address bits were implemented, the size of the physical address space would be $2^{36}$ bytes.</td>
</tr>
<tr>
<td>SEGBITS</td>
<td>The number of virtual address bits implemented in a segment of the address space is represented by the symbol SEGBITS. As such, if 40 virtual address bits are implemented in a segment, the size of the segment is $2^{40}$ bytes.</td>
</tr>
<tr>
<td>FP32RegistersMode</td>
<td>Indicates whether the FPU has 32-bit or 64-bit floating point registers (FPRs). In MIPS32, the FPU has 32 32-bit FPRs in which 64-bit data types are stored in even-odd pairs of FPRs. In MIPS64, the FPU has 32 64-bit FPRs in which 64-bit data types are stored in any FPR.</td>
</tr>
<tr>
<td>InstructionInBranchDelaySlot</td>
<td>Indicates whether the instruction at the Program Counter address was executed in the delay slot of a branch or jump. This condition reflects the dynamic state of the instruction, not the static state. That is, the value is false if a branch or jump occurs to an instruction whose PC immediately follows a branch or jump, but which is not executed in the delay slot of a branch or jump.</td>
</tr>
<tr>
<td>SignalException(exception, argument)</td>
<td>Causes an exception to be signaled, using the exception parameter as the type of exception and the argument parameter as an exception-specific argument. Control does not return from this pseudocode function - the exception is signaled at the point of the call.</td>
</tr>
</tbody>
</table>
1.4 For More Information

Various MIPS RISC processor manuals and additional information about MIPS products can be found at the MIPS URL:

http://www.mips.com

Comments or questions on the MIPS64™ Architecture or this document should be directed to

Director of MIPS Architecture
MIPS Technologies, Inc.
1225 Charleston Road
Mountain View, CA 94043

or via E-mail to architecture@mips.com.
Chapter 2
Guide to the Instruction Set

This chapter provides a detailed guide to understanding the instruction descriptions, which are listed in alphabetical order in the tables at the beginning of the next chapter.

2.1 Understanding the Instruction Fields

Figure 2-1 shows an example instruction. Following the figure are descriptions of the fields listed below:

- “Instruction Fields” on page 8
- “Instruction Descriptive Name and Mnemonic” on page 9
- “Format Field” on page 9
- “Purpose Field” on page 10
- “Description Field” on page 10
- “Restrictions Field” on page 10
- “Operation Field” on page 11
- “Exceptions Field” on page 11
- “Programming Notes and Implementation Notes Fields” on page 11
Chapter 2 Guide to the Instruction Set

Figure 2-1 Example of Instruction Description

<table>
<thead>
<tr>
<th>Instruction Mnemonic and Descriptive Name</th>
<th>Example Instruction Name</th>
<th>EXAMPLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Instruction encoding constant and variable field names and values</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Architecture level at which instruction was defined/redefined and assembler format(s) for each definition</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Short description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Symbolic description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full description of instruction operation</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Restrictions on instruction and operands</td>
<td></td>
<td></td>
</tr>
<tr>
<td>High-level language description of instruction operation</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Exceptions that instruction can cause</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Notes for programmers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Notes for implementors</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: EXAMPLE rd, rs, rt
MIPS32

Purpose: to execute an EXAMPLE op

Description: rd ← rs exampleop rt
This section describes the operation of the instruction in text, tables, and illustrations. It includes information that would be difficult to encode in the Operation section.

Restrictions:
This section lists any restrictions for the instruction. This can include values of the instruction encoding fields such as register specifiers, operand values, operand formats, address alignment, instruction scheduling hazards, and type of memory access for addressed locations.

Operation:
/* This section describes the operation of an instruction in a */
/* high-level pseudo-language. It is precise in ways that the */
/* Description section is not, but is also missing information */
/* that is hard to express in pseudocode. */

temp ← GPR[rs] exampleop GPR[rt]
GPR[rd] ← sign_extend(temp31..0)

Exceptions:
A list of exceptions taken by the instruction

Programming Notes:
Information useful to programmers, but not necessary to describe the operation of the instruction

Implementation Notes:
Like Programming Notes, except for processor implementors

2.1.1 Instruction Fields

Fields encoding the instruction word are shown in register form at the top of the instruction description. The following rules are followed:
2.1 Understanding the Instruction Fields

- The values of constant fields and the opcode names are listed in uppercase (SPECIAL and ADD in Figure 2-2). Constant values in a field are shown in binary below the symbolic or hexadecimal value.
- All variable fields are listed with the lowercase names used in the instruction description (rs, rt, and rd in Figure 2-2).
- Fields that contain zeros but are not named are unused fields that are required to be zero (bits 10:6 in Figure 2-2). If such fields are set to non-zero values, the operation of the processor is UNPREDICTABLE.

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL 000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0 00000</td>
<td>ADD 100000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 2-2 Example of Instruction Fields

2.1.2 Instruction Descriptive Name and Mnemonic

The instruction descriptive name and mnemonic are printed as page headings for each instruction, as shown in Figure 2-3.

<table>
<thead>
<tr>
<th>Add Word</th>
<th>ADD</th>
</tr>
</thead>
</table>

Figure 2-3 Example of Instruction Descriptive Name and Mnemonic

2.1.3 Format Field

The assembler formats for the instruction and the architecture level at which the instruction was originally defined are given in the Format field. If the instruction definition was later extended, the architecture levels at which it was extended and the assembler formats for the extended definition are shown in their order of extension (for an example, see C.cond.fmt). The MIPS architecture levels are inclusive; higher architecture levels include all instructions in previous levels. Extensions to instructions are backwards compatible. The original assembler formats are valid for the extended architecture.

Format: ADD rd, rs, rt

MIPS32 (MIPS I)

Figure 2-4 Example of Instruction Format

The assembler format is shown with literal parts of the assembler instruction printed in uppercase characters. The variable parts, the operands, are shown as the lowercase names of the appropriate fields. The architectural level at which the instruction was first defined, for example “MIPS32” is shown at the right side of the page. If the instruction was originally defined in the MIPS I through MIPS V levels of the architecture, that information is enclosed in parentheses.

There can be more than one assembler format for each architecture level. Floating point operations on formatted data show an assembly format with the actual assembler mnemonic for each valid value of the fmt field. For example, the ADD.fmt instruction lists both ADD.S and ADD.D.
The assembler format lines sometimes include parenthetical comments to help explain variations in the formats (once again, see C.cond.fmt). These comments are not a part of the assembler format.

### 2.1.4 Purpose Field

The *Purpose* field gives a short description of the use of the instruction.

**Purpose:**

To add 32-bit integers. If an overflow occurs, then trap.

*Figure 2-5 Example of Instruction Purpose*

### 2.1.5 Description Field

If a one-line symbolic description of the instruction is feasible, it appears immediately to the right of the *Description* heading. The main purpose is to show how fields in the instruction are used in the arithmetic or logical operation.

**Description:** \( rd \leftarrow rs + rt \)

The 32-bit word value in GPR \( rt \) is added to the 32-bit value in GPR \( rs \) to produce a 32-bit result.

- If the addition results in 32-bit 2’s complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs
- If the addition does not overflow, the 32-bit result is signed-extended and placed into GPR \( rd \)

*Figure 2-6 Example of Instruction Description*

The body of the section is a description of the operation of the instruction in text, tables, and figures. This description complements the high-level language description in the *Operation* section.

This section uses acronyms for register descriptions. “GPR \( rt \)” is CPU general-purpose register specified by the instruction field \( rt \). “FPR \( fs \)” is the floating point operand register specified by the instruction field \( fs \). “CP1 register \( fd \)” is the coprocessor 1 general register specified by the instruction field \( fd \). “FCSR” is the floating point Control/Status register.

### 2.1.6 Restrictions Field

The *Restrictions* field documents any possible restrictions that may affect the instruction. Most restrictions fall into one of the following six categories:

- Valid values for instruction fields (for example, see floating point ADD.fmt)
- ALIGNMENT requirements for memory addresses (for example, see LW)
- Valid values of operands (for example, see DADD)
- Valid operand formats (for example, see floating point ADD.fmt)
- Order of instructions necessary to guarantee correct execution. These ordering constraints avoid pipeline hazards for which some processors do not have hardware interlocks (for example, see MUL).
- Valid memory access types (for example, see LL/SC)
Restrictions:
If either GPR rt or GPR rs does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

Figure 2-7 Example of Instruction Restrictions

2.1.7 Operation Field

The Operation field describes the operation of the instruction as pseudocode in a high-level language notation resembling Pascal. This formal description complements the Description section; it is not complete in itself because many of the restrictions are either difficult to include in the pseudocode or are omitted for legibility.

Operation:

\[
\begin{align*}
\text{if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then} \\
\text{UNPREDICTABLE} \\
\text{endif} \\
\text{temp} & \leftarrow (GPR[rs]_{31} || GPR[rs]_{31..0}) + (GPR[rt]_{31} || GPR[rt]_{31..0}) \\
\text{if temp}_{32} & \neq temp_{31} \text{ then} \\
& \text{SignalException(IntegerOverflow)} \\
\text{else} \\
& \text{GPR[rd]} \leftarrow \text{sign_extend(temp}_{31..0}) \\
\text{endif}
\end{align*}
\]

Figure 2-8 Example of Instruction Operation

See Section 2.2, "Operation Section Notation and Functions" on page 12 for more information on the formal notation used here.

2.1.8 Exceptions Field

The Exceptions field lists the exceptions that can be caused by Operation of the instruction. It omits exceptions that can be caused by the instruction fetch, for instance, TLB Refill, and also omits exceptions that can be caused by asynchronous external events such as an Interrupt. Although a Bus Error exception may be caused by the operation of a load or store instruction, this section does not list Bus Error for load and store instructions because the relationship between load and store instructions and external error indications, like Bus Error, are dependent upon the implementation.

Exceptions:

Integer Overflow

Figure 2-9 Example of Instruction Exception

An instruction may cause implementation-dependent exceptions that are not present in the Exceptions section.

2.1.9 Programming Notes and Implementation Notes Fields
The *Notes* sections contain material that is useful for programmers and implementors, respectively, but that is not necessary to describe the instruction and does not belong in the description sections.

**Programming Notes:**
ADDU performs the same arithmetic operation but does not trap on overflow.

---

### 2.2 Operation Section Notation and Functions

In an instruction description, the *Operation* section uses a high-level language notation to describe the operation performed by each instruction. Special symbols used in the pseudocode are described in the previous chapter. Specific pseudocode functions are described below.

This section presents information about the following topics:
- “Instruction Execution Ordering” on page 12
- “Pseudocode Functions” on page 12

#### 2.2.1 Instruction Execution Ordering

Each of the high-level language statements in the *Operations* section are executed sequentially (except as constrained by conditional and loop constructs).

#### 2.2.2 Pseudocode Functions

There are several functions used in the pseudocode descriptions. These are used either to make the pseudocode more readable, to abstract implementation-specific behavior, or both. These functions are defined in this section, and include the following:
- “Coprocessor General Register Access Functions” on page 12
- “Load Memory and Store Memory Functions” on page 14
- “Access Functions for Floating Point Registers” on page 16
- “Miscellaneous Functions” on page 18

#### 2.2.2.1 Coprocessor General Register Access Functions

Defined coprocessors, except for CP0, have instructions to exchange words and doublewords between coprocessor general registers and the rest of the system. What a coprocessor does with a word or doubleword supplied to it and how a coprocessor supplies a word or doubleword is defined by the coprocessor itself. This behavior is abstracted into the functions described in this section.

**COP_LW**

The COP_LW function defines the action taken by coprocessor *z* when supplied with a word from memory during a load word operation. The action is coprocessor-specific. The typical action would be to store the contents of memword in coprocessor general register *rt*. 
COP_LW (z, rt, memword)
  z: The coprocessor unit number
  rt: Coprocessor general register specifier
  memword: A 32-bit word value supplied to the coprocessor

/* Coprocessor-dependent action */
endfunction COP_LW

Figure 2-11 COP_LW Pseudocode Function

COP_LD

The COP_LD function defines the action taken by coprocessor z when supplied with a doubleword from memory during a load doubleword operation. The action is coprocessor-specific. The typical action would be to store the contents of memdouble in coprocessor general register rt.

COP_LD (z, rt, memdouble)
  z: The coprocessor unit number
  rt: Coprocessor general register specifier
  memdouble: 64-bit doubleword value supplied to the coprocessor.

/* Coprocessor-dependent action */
endfunction COP_LD

Figure 2-12 COP_LD Pseudocode Function

COP_SW

The COP_SW function defines the action taken by coprocessor z to supply a word of data during a store word operation. The action is coprocessor-specific. The typical action would be to supply the contents of the low-order word in coprocessor general register rt.

dataword ← COP_SW (z, rt)
  z: The coprocessor unit number
  rt: Coprocessor general register specifier
  dataword: 32-bit word value

/* Coprocessor-dependent action */
endfunction COP_SW

Figure 2-13 COP_SW Pseudocode Function

COP_SD

The COP_SD function defines the action taken by coprocessor z to supply a doubleword of data during a store doubleword operation. The action is coprocessor-specific. The typical action would be to supply the contents of the low-order doubleword in coprocessor general register rt.
2.2.2.2 Load Memory and Store Memory Functions

Regardless of byte ordering (big- or little-endian), the address of a halfword, word, or doubleword is the smallest byte address of the bytes that form the object. For big-endian ordering this is the most-significant byte; for a little-endian ordering this is the least-significant byte.

In the Operation pseudocode for load and store operations, the following functions summarize the handling of virtual addresses and the access of physical memory. The size of the data item to be loaded or stored is passed in the AccessLength field. The valid constant names and values are shown in Table 2-1. The bytes within the addressed unit of memory (word for 32-bit processors or doubleword for 64-bit processors) that are used can be determined directly from the AccessLength and the two or three low-order bits of the address.

AddressTranslation

The AddressTranslation function translates a virtual address to a physical address and its cache coherence algorithm, describing the mechanism used to resolve the memory reference.

Given the virtual address vAddr, and whether the reference is to Instructions or Data (IorD), find the corresponding physical address (pAddr) and the cache coherence algorithm (CCA) used to resolve the reference. If the virtual address is in one of the unmapped address spaces, the physical address and CCA are determined directly by the virtual address. If the virtual address is in one of the mapped address spaces then the TLB or fixed mapping MMU determines the physical address and access type; if the required translation is not present in the TLB or the desired access is not permitted, the function fails and an exception is taken.

(pAddr, CCA) ← AddressTranslation (vAddr, IorD, LorS)

/* pAddr: physical address */
/* CCA: Cache Coherence Algorithm, the method used to access caches*/
/* and memory and resolve the reference */
/* vAddr: virtual address */
/* IorD: Indicates whether access is for INSTRUCTION or DATA */
/* LorS: Indicates whether access is for LOAD or STORE */
/* See the address translation description for the appropriate MMU */
/* type in Volume III of this book for the exact translation mechanism */

endfunction AddressTranslation

Figure 2-15 AddressTranslation Pseudocode Function

LoadMemory

The LoadMemory function loads a value from memory.
This action uses cache and main memory as specified in both the Cache Coherence Algorithm (CCA) and the access (IorD) to find the contents of AccessLength memory bytes, starting at physical location pAddr. The data is returned in a fixed-width naturally aligned memory element (MemElem). The low-order 2 (or 3) bits of the address and the AccessLength indicate which of the bytes within MemElem need to be passed to the processor. If the memory access type of the reference is uncached, only the referenced bytes are read from memory and marked as valid within the memory element. If the access type is cached but the data is not present in cache, an implementation-specific size and alignment block of memory is read and loaded into the cache to satisfy a load reference. At a minimum, this block is the entire memory element.

\[
\text{MemElem} \leftarrow \text{LoadMemory} \left( \text{CCA}, \text{AccessLength}, \text{pAddr}, \text{vAddr}, \text{IorD} \right)
\]

/* MemElem: Data is returned in a fixed width with a natural alignment. The */
/* width is the same size as the CPU general-purpose register, */
/* 32 or 64 bits, aligned on a 32- or 64-bit boundary, */
/* respectively. */
/* CCA: Cache Coherence Algorithm, the method used to access caches */
/* and memory and resolve the reference */
/* AccessLength: Length, in bytes, of access */
/* pAddr: physical address */
/* vAddr: virtual address */
/* IorD: Indicates whether access is for Instructions or Data */

endfunction LoadMemory

**Figure 2-16 LoadMemory Pseudocode Function**

**StoreMemory**

The StoreMemory function stores a value to memory.

The specified data is stored into the physical location pAddr using the memory hierarchy (data caches and main memory) as specified by the Cache Coherence Algorithm (CCA). The MemElem contains the data for an aligned, fixed-width memory element (a word for 32-bit processors, a doubleword for 64-bit processors), though only the bytes that are actually stored to memory need be valid. The low-order two (or three) bits of pAddr and the AccessLength field indicate which of the bytes within the MemElem data should be stored; only these bytes in memory will actually be changed.

\[
\text{StoreMemory} \left( \text{CCA}, \text{AccessLength}, \text{MemElem}, \text{pAddr}, \text{vAddr} \right)
\]

/* CCA: Cache Coherence Algorithm, the method used to access */
/* caches and memory and resolve the reference. */
/* AccessLength: Length, in bytes, of access */
/* MemElem: Data in the width and alignment of a memory element. */
/* The width is the same size as the CPU general */
/* purpose register, either 4 or 8 bytes, */
/* aligned on a 4- or 8-byte boundary. For a */
/* partial-memory-element store, only the bytes that will be*/
/* stored must be valid.*/
/* pAddr: physical address */
/* vAddr: virtual address */

endfunction StoreMemory

**Figure 2-17 StoreMemory Pseudocode Function**

**Prefetch**

The Prefetch function prefetches data from memory.
Prefetch is an advisory instruction for which an implementation-specific action is taken. The action taken may increase performance but must not change the meaning of the program or alter architecturally visible state.

```c
Prefetch (CCA, pAddr, vAddr, DATA, hint)

/* CCA:  Cache Coherence Algorithm, the method used to access */
/* caches and memory and resolve the reference. */
/* pAddr: physical address */
/* vAddr: virtual address */
/* DATA: Indicates that access is for DATA */
/* hint: hint that indicates the possible use of the data */
endfunction Prefetch
```

**Figure 2-18 Prefetch Pseudocode Function**

Table 2-1 lists the data access lengths and their labels for loads and stores.

<table>
<thead>
<tr>
<th>AccessLength Name</th>
<th>Value</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>DOUBLEWORD</td>
<td>7</td>
<td>8 bytes (64 bits)</td>
</tr>
<tr>
<td>SEPTIBYTE</td>
<td>6</td>
<td>7 bytes (56 bits)</td>
</tr>
<tr>
<td>SEXTIBYTE</td>
<td>5</td>
<td>6 bytes (48 bits)</td>
</tr>
<tr>
<td>QUINTIBYTE</td>
<td>4</td>
<td>5 bytes (40 bits)</td>
</tr>
<tr>
<td>WORD</td>
<td>3</td>
<td>4 bytes (32 bits)</td>
</tr>
<tr>
<td>TRIPLEBYTE</td>
<td>2</td>
<td>3 bytes (24 bits)</td>
</tr>
<tr>
<td>HALFWORD</td>
<td>1</td>
<td>2 bytes (16 bits)</td>
</tr>
<tr>
<td>BYTE</td>
<td>0</td>
<td>1 byte (8 bits)</td>
</tr>
</tbody>
</table>

### 2.2.2.3 Access Functions for Floating Point Registers

The pseudocode shown below specifies how the unformatted contents loaded or moved to CP1 registers are interpreted to form a formatted value. If an FPR contains a value in some format, rather than unformatted contents from a load (uninterpreted), it is valid to interpret the value in that format (but not to interpret it in a different format).

**ValueFPR**

The ValueFPR function returns a formatted value from the floating point registers.
value ← ValueFPR(fpr, fmt)

/* value: The formatted value from the FPR */
/* fpr: The FPR number */
/* fmt: The format of the data, one of: */
/* S, D, W, L, PS, */
/* OB, QH, */
/* UNINTERPRETED_WORD, */
/* UNINTERPRETED_DOUBLEWORD */
/* The UNINTERPRETED values are used to indicate that the datatype */
/* is not known as, for example, in SWC1 and SDC1 */

case fmt of
  S, W, UNINTERPRETED_WORD:
    valueFPR ← UNPREDICTABLE32 || FPR[fpr]31..0
  D, UNINTERPRETED_DOUBLEWORD:
    if (FP32RegistersMode = 0)
    if (fpr0 ≠ 0) then
      valueFPR ← UNPREDICTABLE
    else
      valueFPR ← FPR[fpr+1]31..0 || FPR[fpr]31..0
    endif
    else
      valueFPR ← FPR[fpr]
    endif
  L, PS, OB, QH:
    if (FP32RegistersMode = 0) then
      valueFPR ← UNPREDICTABLE
    else
      valueFPR ← FPR[fpr]
    endif
  DEFAULT:
    valueFPR ← UNPREDICTABLE
endcase
endfunction ValueFPR

Figure 2-19 ValueFPR Pseudocode Function

StoreFPR

The pseudocode shown below specifies the way a binary encoding representing a formatted value is stored into CP1 registers by a computational or move operation. This binary representation is visible to store or move-from instructions. Once an FPR receives a value from the StoreFPR(), it is not valid to interpret the value with ValueFPR() in a different format.
StoreFPR (fpr, fmt, value)

/* fpr:  The FPR number */
/* fmt:  The format of the data, one of: */
/*      S, D, W, L, PS, */
/*      OB, QH, */
/*      UNINTERPRETED_WORD, */
/*      UNINTERPRETED_DOUBLEWORD */
/* value: The formatted value to be stored into the FPR */

/* The UNINTERPRETED values are used to indicate that the datatype */
/* is not known as, for example, in LWC1 and LDC1 */

case fmt of
    S, W, UNINTERPRETED_WORD:
        FPR[fpr] ← UNPREDICTABLE\(^{32}\) || value\(_{31..0}\)

    D, UNINTERPRETED_DOUBLEWORD:
        if (FP32RegistersMode = 0)
            if (fpr \_0 \neq 0) then
                UNPREDICTABLE
            else
                FPR[fpr] ← UNPREDICTABLE\(^{32}\) || value\(_{31..0}\)
                FPR[fpr+1] ← UNPREDICTABLE\(^{32}\) || value\(_{63..32}\)
            endif
        else
            FPR[fpr] ← value
        endif

    L, PS, OB, QH:
        if (FP32RegistersMode = 0) then
            UNPREDICTABLE
        else
            FPR[fpr] ← value
        endif
endcase

endfunction StoreFPR

Figure 2-20 StoreFPR Pseudocode Function

2.2.2.4 Miscellaneous Functions

This section lists miscellaneous functions not covered in previous sections.

SyncOperation

The SyncOperation function orders loads and stores to synchronize shared memory.

This action makes the effects of the synchronizable loads and stores indicated by stype occur in the same order for all processors.
SyncOperation(stype)

/* stype: Type of load/store ordering to perform. */
/* Perform implementation-dependent operation to complete the */
/* required synchronization operation */
endfunction SyncOperation

**Figure 2-21 SyncOperation Pseudocode Function**

**SignalException**

The SignalException function signals an exception condition.

This action results in an exception that aborts the instruction. The instruction operation pseudocode never sees a return from this function call.

SignalException(Exception, argument)

/* Exception: The exception condition that exists. */
/* argument: A exception-dependent argument, if any */
endfunction SignalException

**Figure 2-22 SignalException Pseudocode Function**

**NullifyCurrentInstruction**

The NullifyCurrentInstruction function nullifies the current instruction.

The instruction is aborted. For branch-likely instructions, nullification kills the instruction in the delay slot during its execution.

NullifyCurrentInstruction()
endfunction NullifyCurrentInstruction

**Figure 2-23 NullifyCurrentInstruction Pseudocode Function**

**CoprocessorOperation**

The CoprocessorOperation function performs the specified Coprocessor operation.

CoprocessorOperation (z, cop_fun)

/* z: Coprocessor unit number */
/* cop_fun: Coprocessor function from function field of instruction */
/* Transmit the cop_fun value to coprocessor z */
endfunction CoprocessorOperation

**Figure 2-24 CoprocessorOperation Pseudocode Function**
JumpDelaySlot

The JumpDelaySlot function is used in the pseudocode for the four PC-relative instructions. The function returns TRUE if the instruction at \texttt{vAddr} is executed in a jump delay slot. A jump delay slot always immediately follows a JR, JAL, JALR, or JALX instruction.

\begin{verbatim}
JumpDelaySlot(vAddr)
    /* vAddr: Virtual address */
endfunction JumpDelaySlot
\end{verbatim}

Figure 2-25 JumpDelaySlot Pseudocode Function

NotWordValue

The NotWordValue function returns a boolean value that determines whether the 64-bit value contains a valid word (32-bit) value. Such a value has bits 63..32 equal to bit 31.

\begin{verbatim}
result ← NotWordValue(value)
    /* result: True if the value is not a correct sign-extended word value; */
    /* False otherwise */
    /* value: A 64-bit register value to be checked */
NotWordValue ← value_{63..32} ≠ (value_{31})^{32}
endfunction NotWordValue
\end{verbatim}

Figure 2-26 NotWordValue Pseudocode Function

FPConditionCode

The FPConditionCode function returns the value of a specific floating point condition code.

\begin{verbatim}
if cc = 0 then
    FPConditionCode ← FCSR_{23}
else
    FPConditionCode ← FCSR_{24+cc}
endif
endfunction FPConditionCode
\end{verbatim}

Figure 2-27 FPConditionCode Pseudocode Function

SetFPConditionCode

The SetFPConditionCode function writes a new value to a specific floating point condition code.
2.3 Op and Function Subfield Notation

In some instructions, the instruction subfields op and function can have constant 5- or 6-bit values. When reference is made to these instructions, uppercase mnemonics are used. For instance, in the floating point ADD instruction, op=COP1 and function=ADD. In other cases, a single field has both fixed and variable subfields, so the name contains both upper- and lowercase characters.

2.4 FPU Instructions

In the detailed description of each FPU instruction, all variable subfields in an instruction format (such as fs, ft, immediate, and so on) are shown in lowercase. The instruction name (such as ADD, SUB, and so on) is shown in uppercase.

For the sake of clarity, an alias is sometimes used for a variable subfield in the formats of specific instructions. For example, rs=base in the format for load and store instructions. Such an alias is always lowercase since it refers to a variable subfield.

Bit encodings for mnemonics are given in Volume I, in the chapters describing the CPU, FPU, MDMX, and MIPS16 instructions.

See Section 2.3, "Op and Function Subfield Notation" on page 21 for a description of the op and function subfields.
Chapter 3

The MIPS64™ Instruction Set

3.1 Compliance and Subsetting

To be compliant with the MIPS64 Architecture, designs must implement a set of required features, as described in this document set. To allow flexibility in implementations, the MIPS64 Architecture does provide subsetting rules. An implementation that follows these rules is compliant with the MIPS64 Architecture as long as it adheres strictly to the rules, and fully implements the remaining instructions.

The instruction set subsetting rules are as follows:

• All CPU instructions must be implemented - no subsetting is allowed.

• The FPU and related support instructions, including the MOVF and MOVT CPU instructions, may be omitted. Software may determine if an FPU is implemented by checking the state of the FP bit in the Config1 CP0 register. If the FPU is implemented, the paired single (PS) format is optional. Software may determine which FPU data types are implemented by checking the appropriate bit in the FIR CP1 register. The following allowable FPU subsets are compliant with the MIPS64 architecture:
  – No FPU
  – FPU with S, D, W, and L formats and all supporting instructions
  – FPU with S, D, PS, W, and L formats and all supporting instructions

• Coprocessor 2 is optional and may be omitted. Software may determine if Coprocessor 2 is implemented by checking the state of the C2 bit in the Config1 CP0 register. If Coprocessor 2 is implemented, the Coprocessor 2 interface instructions (BC2, CFC2, COP2, CTC2, DMFC2, DMTC2, LDC2, LWC2, MFC2, MTC2, SDC2, and SWC2) may be omitted on an instruction by instruction basis.

• Instruction fields that are marked “Reserved” or shown as “0” in the description of that field are reserved for future use by the architecture and are not available to implementations. Implementations may only use those fields that are explicitly reserved for implementation dependent use.

• Supported ASEs are optional and may be subsetted out. If most cases, software may determine if a supported ASE is implemented by checking the appropriate bit in the Config1 or Config3 CP0 register. If they are implemented, they must implement the entire ISA applicable to the component, or implement subsets that are approved by the ASE specifications.

• If any instruction is subsetted out based on the rules above, an attempt to execute that instruction must cause the appropriate exception (typically Reserved Instruction or Coprocessor Unusable).

Supersetting of the MIPS64 ISA is only allowed by adding functions to the SPECIAL2 major opcode or by adding instructions to support Coprocessor 2.

3.2 Alphabetical List of Instructions

Table 3-1 through Table 3-23 provide a list of instructions grouped by category. Individual instruction descriptions follow the tables, arranged in alphabetical order.
Table 3-1 CPU Arithmetic Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD</td>
<td>Add Word</td>
</tr>
<tr>
<td>ADDI</td>
<td>Add Immediate Word</td>
</tr>
<tr>
<td>ADDIU</td>
<td>Add Immediate Unsigned Word</td>
</tr>
<tr>
<td>ADDU</td>
<td>Add Unsigned Word</td>
</tr>
<tr>
<td>CLO</td>
<td>Count Leading Ones in Word</td>
</tr>
<tr>
<td>CLZ</td>
<td>Count Leading Zeros in Word</td>
</tr>
<tr>
<td>DADD</td>
<td>Doubleword Add</td>
</tr>
<tr>
<td>DADDI</td>
<td>Doubleword Add immediate</td>
</tr>
<tr>
<td>DADDIU</td>
<td>Doubleword Add Immediate Unsigned</td>
</tr>
<tr>
<td>DADDU</td>
<td>Doubleword Add Unsigned</td>
</tr>
<tr>
<td>DCLO</td>
<td>Count Leading Ones in Doubleword</td>
</tr>
<tr>
<td>DCLZ</td>
<td>Count Leading Zeros in Doubleword</td>
</tr>
<tr>
<td>DDIV</td>
<td>Doubleword Divide</td>
</tr>
<tr>
<td>DDIVU</td>
<td>Doubleword Divide Unsigned</td>
</tr>
<tr>
<td>DIV</td>
<td>Divide Word</td>
</tr>
<tr>
<td>DIVU</td>
<td>Divide Unsigned Word</td>
</tr>
<tr>
<td>DMULT</td>
<td>Doubleword Multiply</td>
</tr>
<tr>
<td>DMULTU</td>
<td>Doubleword Multiply Unsigned</td>
</tr>
<tr>
<td>DSUB</td>
<td>Doubleword Subtract</td>
</tr>
<tr>
<td>DSUBU</td>
<td>Doubleword Subtract Unsigned</td>
</tr>
<tr>
<td>MADD</td>
<td>Multiply and Add Word to Hi, Lo</td>
</tr>
<tr>
<td>MADDU</td>
<td>Multiply and Add Unsigned Word to Hi, Lo</td>
</tr>
<tr>
<td>MSUB</td>
<td>Multiply and Subtract Word to Hi, Lo</td>
</tr>
<tr>
<td>MSUBU</td>
<td>Multiply and Subtract Unsigned Word to Hi, Lo</td>
</tr>
<tr>
<td>MUL</td>
<td>Multiply Word to GPR</td>
</tr>
<tr>
<td>MULT</td>
<td>Multiply Word</td>
</tr>
<tr>
<td>MULTU</td>
<td>Multiply Unsigned Word</td>
</tr>
<tr>
<td>SLT</td>
<td>Set on Less Than</td>
</tr>
</tbody>
</table>
### Table 3-1 CPU Arithmetic Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLTI</td>
<td>Set on Less Than Immediate</td>
</tr>
<tr>
<td>SLTIU</td>
<td>Set on Less Than Immediate Unsigned</td>
</tr>
<tr>
<td>SLTU</td>
<td>Set on Less Than Unsigned</td>
</tr>
<tr>
<td>SUB</td>
<td>Subtract Word</td>
</tr>
<tr>
<td>SUBU</td>
<td>Subtract Unsigned Word</td>
</tr>
</tbody>
</table>

### Table 3-2 CPU Branch and Jump Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>Unconditional Branch</td>
</tr>
<tr>
<td>BAL</td>
<td>Branch and Link</td>
</tr>
<tr>
<td>BEQ</td>
<td>Branch on Equal</td>
</tr>
<tr>
<td>BGEZ</td>
<td>Branch on Greater Than or Equal to Zero</td>
</tr>
<tr>
<td>BGEZAL</td>
<td>Branch on Greater Than or Equal to Zero and Link</td>
</tr>
<tr>
<td>BGTZ</td>
<td>Branch on Greater Than Zero</td>
</tr>
<tr>
<td>BLEZ</td>
<td>Branch on Less Than or Equal to Zero</td>
</tr>
<tr>
<td>BLTZ</td>
<td>Branch on Less Than Zero</td>
</tr>
<tr>
<td>BLTZAL</td>
<td>Branch on Less Than Zero and Link</td>
</tr>
<tr>
<td>BNE</td>
<td>Branch on Not Equal</td>
</tr>
<tr>
<td>J</td>
<td>Jump</td>
</tr>
<tr>
<td>JAL</td>
<td>Jump and Link</td>
</tr>
<tr>
<td>JALR</td>
<td>Jump and Link Register</td>
</tr>
<tr>
<td>JR</td>
<td>Jump Register</td>
</tr>
</tbody>
</table>

### Table 3-3 CPU Instruction Control Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>NOP</td>
<td>No Operation</td>
</tr>
<tr>
<td>SSNOP</td>
<td>Superscalar No Operation</td>
</tr>
<tr>
<td>Mnemonic</td>
<td>Instruction</td>
</tr>
<tr>
<td>----------</td>
<td>-------------------------------------</td>
</tr>
<tr>
<td>LB</td>
<td>Load Byte</td>
</tr>
<tr>
<td>LBU</td>
<td>Load Byte Unsigned</td>
</tr>
<tr>
<td>LD</td>
<td>Load Doubleword</td>
</tr>
<tr>
<td>LDL</td>
<td>Load Doubleword LEft</td>
</tr>
<tr>
<td>LDR</td>
<td>Load Doubleword Right</td>
</tr>
<tr>
<td>LH</td>
<td>Load Halfword</td>
</tr>
<tr>
<td>LHU</td>
<td>Load Halfword Unsigned</td>
</tr>
<tr>
<td>LL</td>
<td>Load Linked Word</td>
</tr>
<tr>
<td>LLD</td>
<td>Load Linked Doubleword</td>
</tr>
<tr>
<td>LW</td>
<td>Load Word</td>
</tr>
<tr>
<td>LWL</td>
<td>Load Word Left</td>
</tr>
<tr>
<td>LWR</td>
<td>Load Word Right</td>
</tr>
<tr>
<td>LWU</td>
<td>Load Word Unsigned</td>
</tr>
<tr>
<td>PREF</td>
<td>Prefetch</td>
</tr>
<tr>
<td>SB</td>
<td>Store Byte</td>
</tr>
<tr>
<td>SC</td>
<td>Store Conditional Word</td>
</tr>
<tr>
<td>SCD</td>
<td>Store Conditional Doubleword</td>
</tr>
<tr>
<td>SD</td>
<td>Store Doubleword</td>
</tr>
<tr>
<td>SDL</td>
<td>Store Doubleword LEft</td>
</tr>
<tr>
<td>SDR</td>
<td>Store Doubleword Right</td>
</tr>
<tr>
<td>SH</td>
<td>Store Halfword</td>
</tr>
<tr>
<td>SW</td>
<td>Store Word</td>
</tr>
<tr>
<td>SWL</td>
<td>Store Word Left</td>
</tr>
<tr>
<td>SWR</td>
<td>Store Word Right</td>
</tr>
<tr>
<td>SYNC</td>
<td>Synchronize Shared Memory</td>
</tr>
</tbody>
</table>
**Table 3-5 CPU Logical Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>AND</td>
<td>And</td>
</tr>
<tr>
<td>ANDI</td>
<td>And Immediate</td>
</tr>
<tr>
<td>LUI</td>
<td>Load Upper Immediate</td>
</tr>
<tr>
<td>NOR</td>
<td>Not Or</td>
</tr>
<tr>
<td>OR</td>
<td>Or</td>
</tr>
<tr>
<td>ORI</td>
<td>Or Immediate</td>
</tr>
<tr>
<td>XOR</td>
<td>Exclusive Or</td>
</tr>
<tr>
<td>XORI</td>
<td>Exclusive Or Immediate</td>
</tr>
</tbody>
</table>

**Table 3-6 CPU Move Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>MFHI</td>
<td>Move From HI Register</td>
</tr>
<tr>
<td>MFLO</td>
<td>Move From LO Register</td>
</tr>
<tr>
<td>MOVF</td>
<td>Move Conditional on Floating Point False</td>
</tr>
<tr>
<td>MOVN</td>
<td>Move Conditional on Not Zero</td>
</tr>
<tr>
<td>MOVT</td>
<td>Move Conditional on Floating Point True</td>
</tr>
<tr>
<td>MOVZ</td>
<td>Move Conditional on Zero</td>
</tr>
<tr>
<td>MTHI</td>
<td>Move To HI Register</td>
</tr>
<tr>
<td>MTLO</td>
<td>Move To LO Register</td>
</tr>
</tbody>
</table>

**Table 3-7 CPU Shift Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>DSLL</td>
<td>Doubleword Shift Left Logical</td>
</tr>
<tr>
<td>DSLL32</td>
<td>Doubleword Shift Left Logical Plus 32</td>
</tr>
<tr>
<td>DSLLV</td>
<td>Doubleword Shift Left Logical Variable</td>
</tr>
<tr>
<td>DSRA</td>
<td>Doubleword Shift Right Arithmetic</td>
</tr>
<tr>
<td>DSRA32</td>
<td>Doubleword Shift Right Arithmetic Plus 32</td>
</tr>
<tr>
<td>DSRAV</td>
<td>Doubleword Shift Right Arithmetic Variable</td>
</tr>
<tr>
<td>DSRL</td>
<td>Doubleword Shift Right Logical</td>
</tr>
<tr>
<td>DSRL32</td>
<td>Doubleword Shift Right Logical Plus 32</td>
</tr>
<tr>
<td>DSRLV</td>
<td>Doubleword Shift Right Logical Variable</td>
</tr>
<tr>
<td>SLL</td>
<td>Shift Word Left Logical</td>
</tr>
</tbody>
</table>
### Table 3-7 CPU Shift Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLLV</td>
<td>Shift Word Left Logical Variable</td>
</tr>
<tr>
<td>SRA</td>
<td>Shift Word Right Arithmetic</td>
</tr>
<tr>
<td>SRAV</td>
<td>Shift Word Right Arithmetic Variable</td>
</tr>
<tr>
<td>SRL</td>
<td>Shift Word Right Logical</td>
</tr>
<tr>
<td>SRLV</td>
<td>Shift Word Right Logical Variable</td>
</tr>
</tbody>
</table>

### Table 3-8 CPU Trap Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>BREAK</td>
<td>Breakpoint</td>
</tr>
<tr>
<td>SYSCALL</td>
<td>System Call</td>
</tr>
<tr>
<td>TEQ</td>
<td>Trap if Equal</td>
</tr>
<tr>
<td>TEQI</td>
<td>Trap if Equal Immediate</td>
</tr>
<tr>
<td>TGE</td>
<td>Trap if Greater or Equal</td>
</tr>
<tr>
<td>TGEI</td>
<td>Trap if Greater of Equal Immediate</td>
</tr>
<tr>
<td>TGEIU</td>
<td>Trap if Greater or Equal Immediate Unsigned</td>
</tr>
<tr>
<td>TGEU</td>
<td>Trap if Greater or Equal Unsigned</td>
</tr>
<tr>
<td>TLT</td>
<td>Trap if Less Than</td>
</tr>
<tr>
<td>TLTI</td>
<td>Trap if Less Than Immediate</td>
</tr>
<tr>
<td>TLTIU</td>
<td>Trap if Less Than Immediate Unsigned</td>
</tr>
<tr>
<td>TLTU</td>
<td>Trap if Less Than Unsigned</td>
</tr>
<tr>
<td>TNE</td>
<td>Trap if Not Equal</td>
</tr>
<tr>
<td>TNEI</td>
<td>Trap if Not Equal Immediate</td>
</tr>
</tbody>
</table>

### Table 3-9 Obsolete CPU Branch Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>BEQL</td>
<td>Branch on Equal Likely</td>
</tr>
<tr>
<td>BGEZALL</td>
<td>Branch on Greater Than or Equal to Zero and Link Likely</td>
</tr>
<tr>
<td>BGEZL</td>
<td>Branch on Greater Than or Equal to Zero Likely</td>
</tr>
<tr>
<td>BGTLZL</td>
<td>Branch on Greater Than Zero Likely</td>
</tr>
<tr>
<td>BLEZL</td>
<td>Branch on Less Than or Equal to Zero Likely</td>
</tr>
<tr>
<td>BLTZALL</td>
<td>Branch on Less Than Zero and Link Likely</td>
</tr>
<tr>
<td>BLTZL</td>
<td>Branch on Less Than Zero Likely</td>
</tr>
<tr>
<td>BNEL</td>
<td>Branch on Not Equal Likely</td>
</tr>
</tbody>
</table>
3.2 Alphabetical List of Instructions

a. Software is strongly encouraged to avoid use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS64 architecture.

**Table 3-10 FPU Arithmetic Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABS.fmt</td>
<td>Floating Point Absolute Value</td>
</tr>
<tr>
<td>ADD.fmt</td>
<td>Floating Point Add</td>
</tr>
<tr>
<td>DIV.fmt</td>
<td>Floating Point Divide</td>
</tr>
<tr>
<td>MADD.fmt</td>
<td>Floating Point Multiply Add</td>
</tr>
<tr>
<td>MSUB.fmt</td>
<td>Floating Point Multiply Subtract</td>
</tr>
<tr>
<td>MUL.fmt</td>
<td>Floating Point Multiply</td>
</tr>
<tr>
<td>NEG.fmt</td>
<td>Floating Point Negate</td>
</tr>
<tr>
<td>NMADD.fmt</td>
<td>Floating Point Negative Multiply Add</td>
</tr>
<tr>
<td>NMNSUB.fmt</td>
<td>Floating Point Negative Multiply Subtract</td>
</tr>
<tr>
<td>RECP.fmt</td>
<td>Reciprocal Approximation</td>
</tr>
<tr>
<td>RSQRT.fmt</td>
<td>Reciprocal Square Root Approximation</td>
</tr>
<tr>
<td>SQRT</td>
<td>Floating Point Square Root</td>
</tr>
<tr>
<td>SUB.fmt</td>
<td>Floating Point Subtract</td>
</tr>
</tbody>
</table>

**Table 3-11 FPU Branch Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>BC1F</td>
<td>Branch on FP False</td>
</tr>
<tr>
<td>BC1T</td>
<td>Branch on FP True</td>
</tr>
</tbody>
</table>

**Table 3-12 FPU Compare Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>C.cond.fmt</td>
<td>Floating Point Compare</td>
</tr>
</tbody>
</table>

**Table 3-13 FPU Convert Instructions**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALNVPS</td>
<td>Floating Point Align Variable</td>
</tr>
<tr>
<td>CEIL.L.fmt</td>
<td>Floating Point Ceiling Convert to Long Fixed Point</td>
</tr>
<tr>
<td>CEIL.W.fmt</td>
<td>Floating Point Ceiling Convert to Word Fixed Point</td>
</tr>
<tr>
<td>CVT.D.fmt</td>
<td>Floating Point Convert to Double Floating Point</td>
</tr>
<tr>
<td>CVT.L.fmt</td>
<td>Floating Point Convert to Long Fixed Point</td>
</tr>
</tbody>
</table>
### Table 3-13 FPU Convert Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>CVT.PS.S</td>
<td>Floating Point Convert Pair to Paired Single</td>
</tr>
<tr>
<td>CVT.S.PL</td>
<td>Floating Point Convert Pair Lower to Single Floating Point</td>
</tr>
<tr>
<td>CVT.S.PU</td>
<td>Floating Point Convert Pair Upper to Single Floating Point</td>
</tr>
<tr>
<td>CVT.S.fmt</td>
<td>Floating Point Convert to Single Floating Point</td>
</tr>
<tr>
<td>CVT.W.fmt</td>
<td>Floating Point Convert to Word Fixed Point</td>
</tr>
<tr>
<td>FLOOR.L.fmt</td>
<td>Floating Point Floor Convert to Long Fixed Point</td>
</tr>
<tr>
<td>FLOOR.W.fmt</td>
<td>Floating Point Floor Convert to Word Fixed Point</td>
</tr>
<tr>
<td>PLL.PS</td>
<td>Pair Lower Lower</td>
</tr>
<tr>
<td>PLU.PS</td>
<td>Pair Lower Upper</td>
</tr>
<tr>
<td>PUL.PS</td>
<td>Pair Upper Lower</td>
</tr>
<tr>
<td>PUU.PS</td>
<td>Pair Upper Upper</td>
</tr>
<tr>
<td>ROUND.L.fmt</td>
<td>Floating Point Round to Long Fixed Point</td>
</tr>
<tr>
<td>ROUND.W.fmt</td>
<td>Floating Point Round to Word Fixed Point</td>
</tr>
<tr>
<td>TRUNC.L.fmt</td>
<td>Floating Point Truncate to Long Fixed Point</td>
</tr>
<tr>
<td>TRUNC.W.fmt</td>
<td>Floating Point Truncate to Word Fixed Point</td>
</tr>
</tbody>
</table>

### Table 3-14 FPU Load, Store, and Memory Control Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>LDC1</td>
<td>Load Doubleword to Floating Point</td>
</tr>
<tr>
<td>LDXC1</td>
<td>Load Doubleword Indexed to Floating Point</td>
</tr>
<tr>
<td>LUXC1</td>
<td>Load Doubleword Indexed Unaligned to Floating Point</td>
</tr>
<tr>
<td>LWC1</td>
<td>Load Word to Floating Point</td>
</tr>
<tr>
<td>LWXC1</td>
<td>Load Word Indexed to Floating Point</td>
</tr>
<tr>
<td>PREFX</td>
<td>Prefetch Indexed</td>
</tr>
<tr>
<td>SDC1</td>
<td>Store Doubleword from Floating Point</td>
</tr>
<tr>
<td>SDXC1</td>
<td>Store Doubleword Indexed from Floating Point</td>
</tr>
<tr>
<td>SUXC1</td>
<td>Store Doubleword Indexed Unaligned from Floating Point</td>
</tr>
<tr>
<td>SWC1</td>
<td>Store Word from Floating Point</td>
</tr>
<tr>
<td>SWXC1</td>
<td>Store Word Indexed from Floating Point</td>
</tr>
</tbody>
</table>
### Table 3-15 FPU Move Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>CFC1</td>
<td>Move Control Word from Floating Point</td>
</tr>
<tr>
<td>CTC1</td>
<td>Move Control Word to Floating Point</td>
</tr>
<tr>
<td>DMFC1</td>
<td>Doubleword Move from Floating Point</td>
</tr>
<tr>
<td>DMTC1</td>
<td>Doubleword Move to Floating Point</td>
</tr>
<tr>
<td>MFC1</td>
<td>Move Word from Floating Point</td>
</tr>
<tr>
<td>MOV.fmt</td>
<td>Floating Point Move</td>
</tr>
<tr>
<td>MOVF.fmt</td>
<td>Floating Point Move Conditional on Floating Point False</td>
</tr>
<tr>
<td>MOVN.fmt</td>
<td>Floating Point Move Conditional on Not Zero</td>
</tr>
<tr>
<td>MOVT.fmt</td>
<td>Floating Point Move Conditional on Floating Point True</td>
</tr>
<tr>
<td>MOVZ.fmt</td>
<td>Floating Point Move Conditional on Zero</td>
</tr>
<tr>
<td>MTC1</td>
<td>Move Word to Floating Point</td>
</tr>
</tbody>
</table>

### Table 3-16 Obsolete FPU Branch Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>BC1FL</td>
<td>Branch on FP False Likely</td>
</tr>
<tr>
<td>BC1TL</td>
<td>Branch on FP True Likely</td>
</tr>
</tbody>
</table>

* a. Software is strongly encouraged to avoid use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS64 architecture.

### Table 3-17 Coprocessor Branch Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>BC2F</td>
<td>Branch on COP2 False</td>
</tr>
<tr>
<td>BC2T</td>
<td>Branch on COP2 True</td>
</tr>
</tbody>
</table>

### Table 3-18 Coprocessor Execute Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP2</td>
<td>Coprocessor Operation to Coprocessor 2</td>
</tr>
</tbody>
</table>
### Table 3-19 Coprocessor Load and Store Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>LDC2</td>
<td>Load Doubleword to Coprocessor 2</td>
</tr>
<tr>
<td>LWC2</td>
<td>Load Word to Coprocessor 2</td>
</tr>
<tr>
<td>SDC2</td>
<td>Store Doubleword from Coprocessor 2</td>
</tr>
<tr>
<td>SWC2</td>
<td>Store Word from Coprocessor 2</td>
</tr>
</tbody>
</table>

### Table 3-20 Coprocessor Move Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>CFC2</td>
<td>Move Control Word from Coprocessor 2</td>
</tr>
<tr>
<td>CTC2</td>
<td>Move Control Word to Coprocessor 2</td>
</tr>
<tr>
<td>DMFC2</td>
<td>Doubleword Move from Coprocessor 2</td>
</tr>
<tr>
<td>DMTC2</td>
<td>Doubleword Move to Coprocessor 2</td>
</tr>
<tr>
<td>MFC2</td>
<td>Move Word from Coprocessor 2</td>
</tr>
<tr>
<td>MTC2</td>
<td>Move Word to Coprocessor 2</td>
</tr>
</tbody>
</table>

### Table 3-21 Obsoletea Coprocessor Branch Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>BC2FL</td>
<td>Branch on COP2 False Likely</td>
</tr>
<tr>
<td>BC2TL</td>
<td>Branch on COP2 True Likely</td>
</tr>
</tbody>
</table>

*Software is strongly encouraged to avoid use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS64 architecture.*

### Table 3-22 Privileged Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>CACHE</td>
<td>Perform Cache Operation</td>
</tr>
<tr>
<td>DMFC0</td>
<td>Doubleword Move from Coprocessor 0</td>
</tr>
<tr>
<td>DMTC0</td>
<td>Doubleword Move to Coprocessor 0</td>
</tr>
<tr>
<td>ERET</td>
<td>Exception Return</td>
</tr>
<tr>
<td>MFC0</td>
<td>Move from Coprocessor 0</td>
</tr>
<tr>
<td>MTC0</td>
<td>Move to Coprocessor 0</td>
</tr>
</tbody>
</table>
### Table 3-22 Privileged Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLBP</td>
<td>Probe TLB for Matching Entry</td>
</tr>
<tr>
<td>TLBR</td>
<td>Read Indexed TLB Entry</td>
</tr>
<tr>
<td>TLBWI</td>
<td>Write Indexed TLB Entry</td>
</tr>
<tr>
<td>TLBWR</td>
<td>Write Random TLB Entry</td>
</tr>
<tr>
<td>WAIT</td>
<td>Enter Standby Mode</td>
</tr>
</tbody>
</table>

### Table 3-23 EJTAG Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>DERET</td>
<td>Debug Exception Return</td>
</tr>
<tr>
<td>SDBBP</td>
<td>Software Debug Breakpoint</td>
</tr>
</tbody>
</table>
### Floating Point Absolute Value

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>ABS</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:**
- ABS.S fd, fs
- ABS.D fd, fs
- ABS.PS fd, fs

**Purpose:**
To compute the absolute value of an FP value

**Description:**
\[ fd \leftarrow abs(fs) \]

The absolute value of the value in FPR \( fs \) is placed in FPR \( fd \). The operand and result are values in format \( \text{fmt} \).

ABS.PS takes the absolute value of the two values in FPR \( fs \) independently, and ORs together any generated exceptions.

*Cause* bits are ORed into the *Flag* bits if no exception is taken.

This operation is arithmetic; a NaN operand signals invalid operation.

**Restrictions:**
The fields \( fs \) and \( fd \) must specify FPRs valid for operands of type \( \text{fmt} \). If they are not valid, the result is \text{UNPREDICTABLE}.

The operand must be a value in format \( \text{fmt} \); if it is not, the result is \text{UNPREDICTABLE} and the value of the operand FPR becomes \text{UNPREDICTABLE}.

The result of ABS.PS is \text{UNPREDICTABLE} if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\text{StoreFPR}(fd, \text{fmt}, \text{AbsoluteValue(ValueFPR}(fs, \text{fmt}))\)
\]

**Exceptions:**
Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
Unimplemented Operation, Invalid Operation
ADD

**Format:**  
ADD rd, rs, rt

**MIPS32 (MIPS I)**

**Purpose:**  
To add 32-bit integers. If an overflow occurs, then trap.

**Description:**  
rd ← rs + rt

The 32-bit word value in GPR rt is added to the 32-bit value in GPR rs to produce a 32-bit result.

- If the addition results in 32-bit 2's complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.
- If the addition does not overflow, the 32-bit result is signed-extended and placed into GPR rd.

**Restrictions:**

If either GPR rt or GPR rs does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**

```plaintext
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
    UNPREDICTABLE
endif

temp ← (GPR[rs] 31 || GPR[rs] 31..0) + (GPR[rt] 31 || GPR[rt] 31..0)
if temp32 ≠ temp31 then
    SignalException(IntegerOverflow)
else
    GPR[rd] ← sign_extend(temp31..0)
endif
```

**Exceptions:**  
Integer Overflow

**Programming Notes:**  
ADDU performs the same arithmetic operation but does not trap on overflow.
### Floating Point Add

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>fs</th>
<th>ft</th>
<th>fd</th>
<th>ADD</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
</tr>
</tbody>
</table>

**Format:**
- ADD.S fd, fs, ft
- ADD.D fd, fs, ft
- ADD.PS fd, fs, ft

MIPS32 (MIPS I)  
MIPS32 (MIPS I)  
MIPS64 (MIPS V)

**Purpose:**
To add floating point values

**Description:**
`fd ← fs + ft`

The value in FPR `ft` is added to the value in FPR `fs`. The result is calculated to infinite precision, rounded by using to the current rounding mode in `FCSR`, and placed into FPR `fd`. The operands and result are values in format `fmt`. ADD.PS adds the upper and lower halves of FPR `fs` and FPR `ft` independently, and ORs together any generated exceptions.

*Cause* bits are ORed into the *Flag* bits if no exception is taken.

**Restrictions:**
The fields `fs`, `ft`, and `fd` must specify FPRs valid for operands of type `fmt`. If they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format `fmt`; if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of ADD.PS is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

**Operation:**

```
StoreFPR (fd, fmt, ValueFPR(fs, fmt) +fmt ValueFPR(ft, fmt))
```

**Exceptions:**
- Coprocessor Unusable
- Reserved Instruction

**Floating Point Exceptions:**
- Unimplemented Operation
- Invalid Operation
- Inexact
- Overflow
- Underflow
Add Immediate Word

<table>
<thead>
<tr>
<th>Format:</th>
<th>ADDI rt, rs, immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To add a constant to a 32-bit integer. If overflow occurs, then trap.</td>
</tr>
<tr>
<td>Description:</td>
<td>rt ← rs + immediate</td>
</tr>
<tr>
<td>The 16-bit signed immediate is added to the 32-bit value in GPR rs to produce a 32-bit result.</td>
<td></td>
</tr>
<tr>
<td>- If the addition results in 32-bit 2's complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.</td>
<td></td>
</tr>
<tr>
<td>- If the addition does not overflow, the 32-bit result is sign-extended and placed into GPR rt.</td>
<td></td>
</tr>
<tr>
<td>Restrictions:</td>
<td>If GPR rs does not contain a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.</td>
</tr>
<tr>
<td>Operation:</td>
<td>if NotWordValue(GPR[rs]) then</td>
</tr>
<tr>
<td></td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td></td>
<td>endif</td>
</tr>
<tr>
<td></td>
<td>temp ← (GPR[rs]31)</td>
</tr>
<tr>
<td></td>
<td>if temp32 ≠ temp31 then</td>
</tr>
<tr>
<td></td>
<td>SignalException=IntegerOverflow</td>
</tr>
<tr>
<td></td>
<td>else</td>
</tr>
<tr>
<td></td>
<td>GPR[rt] ← sign_extend(temp31..0)</td>
</tr>
<tr>
<td></td>
<td>endif</td>
</tr>
<tr>
<td>Exceptions:</td>
<td>Integer Overflow</td>
</tr>
</tbody>
</table>
| Programming Notes: | ADDIU performs the same arithmetic operation but does not trap on overflow.
### Add Immediate Unsigned Word

<table>
<thead>
<tr>
<th>Add Immediate Unsigned Word</th>
<th>ADDIU</th>
</tr>
</thead>
<tbody>
<tr>
<td>Format:</td>
<td>ADDIU rt, rs, immediate</td>
</tr>
<tr>
<td>Purpose:</td>
<td>MIPS32 (MIPS I)</td>
</tr>
</tbody>
</table>

#### Description:
rt ← rs + immediate

The 16-bit signed immediate is added to the 32-bit value in GPR rs and the 32-bit arithmetic result is sign-extended and placed into GPR rt.

No Integer Overflow exception occurs under any circumstances.

#### Restrictions:
If GPR rs does not contain a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

#### Operation:
```plaintext
if NotWordValue(GPR[rs]) then
    UNPREDICTABLE
endif

temp ← GPR[rs] + sign_extend(immediate)
GPR[rt] ← sign_extend(temp_{31..0})
```

#### Exceptions:
None

#### Programming Notes:
The term “unsigned” in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. This instruction is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
Add Unsigned Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>ADDU</td>
<td>100001</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: \( \text{ADDU } rd, rs, rt \)

MIPS32 (MIPS I)

Purpose:
To add 32-bit integers

Description: \( rd \leftarrow rs + rt \)

The 32-bit word value in GPR \( rt \) is added to the 32-bit value in GPR \( rs \) and the 32-bit arithmetic result is sign-extended and placed into GPR \( rd \).

No Integer Overflow exception occurs under any circumstances.

Restrictions:

If either GPR \( rt \) or GPR \( rs \) does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is \text{UNPREDICTABLE}.

Operation:

\[
\begin{align*}
\text{if } & \text{NotWordValue(GPR[rs]) } \text{or NotWordValue(GPR[rt]) then} \\
& \text{UNPREDICTABLE} \\
& \text{endif} \\
& \text{temp } \leftarrow \text{GPR[rs]} + \text{GPR[rt]} \\
& \text{GPR[rd]} \leftarrow \text{sign\_extend(temp31..0)}
\end{align*}
\]

Exceptions:

None

Programming Notes:

The term “unsigned” in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. This instruction is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
Floating Point Align Variable

ALNV.PS

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1X</td>
<td>rs</td>
<td>ft</td>
<td>fs</td>
<td>fd</td>
<td>ALNV.PS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** ALNV.PS fd, fs, ft, rs

**Purpose:**
To align a misaligned pair of paired single values

**Description:** fd ← ByteAlign(rs[2..0], fs, ft)

FPR fs is concatenated with FPR ft and this value is funnel-shifted by GPR rs[2..0] bytes, and written into FPR fd. If GPR rs[2..0] is 0, fd receives fs. If GPR rs[2..0] is 4, the operation depends on the current endianness.

Figure 3-1 illustrates the following example: for a big-endian operation and a byte alignment of 4, the upper half of fd receives the lower half of the paired single value in fs, and the lower half of fd receives the upper half of the paired single value in ft.

**Figure 3-1 Example of an ALNV.PS Operation**

The move is nonarithmetic; it causes no IEEE 754 exceptions.
**Restrictions:**

The fields $fs$, $ft$, and $fd$ must specify FPRs valid for operands of type $PS$. If they are not valid, the result is **UNPREDICTABLE**.

If GPR $rs_{1..0}$ are non-zero, the results are **UNPREDICTABLE**.

The result of this instruction is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

**Operation:**

```plaintext
if GPR[rs]_{2..0} = 0 then
    StoreFPR(fd, PS, ValueFPR(fs,PS))
else if GPR[rs]_{2..0} ≠ 4 then
    UNPREDICTABLE
else if BigEndianCPU then
    StoreFPR(fd, PS, ValueFPR(fs, PS)_{31..0} || ValueFPR(ft,PS)_{63..32})
else
    StoreFPR(fd, PS, ValueFPR(ft, PS)_{31..0} || ValueFPR(fs,PS)_{63..32})
endif
```

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Programming Notes:**

ALNV.PS is designed to be used with LUXC1 to load 8 bytes of data from any 4-byte boundary. For example:

```plaintext
/* Copy T2 bytes (a multiple of 16) of data T0 to T1, T0 unaligned, T1 aligned. Reads one dw beyond the end of T0. */
LUXC1  F0, 0(T0) /* set up by reading 1st src dw */
LI     T3, 0 /* index into src and dst arrays */
ADDIU  T4, T0, 8 /* base for odd dw loads */
ADDIU  T5, T1, -8/* base for odd dw stores */
LOOP:
    LUXC1  F1, T3(T4)
    ALNV.PS F2, F0, F1, T0/* switch F0, F1 for little-endian */
    SDC1   F2, T3(T1)
    ADDIU  T3, T3, 16
    LUXC1  F0, T3(T0)
    ALNV.PS F2, F1, F0, T0/* switch F1, F0 for little-endian */
    BNE    T3, T2, LOOP
    SDC1   F2, T3(T5)
DONE:
```
ALNV.PS is also useful with SUXC1 to store paired-single results in a vector loop to a possibly misaligned address:

/* T1[i] = T0[i] + F8, T0 aligned, T1 unaligned. */
CVT.PS.S F8, F8, F8/* make addend paired-single */

/* Loop header computes 1st pair into F0, stores high half if T1 */
/* misaligned */

LOOP:
LDC1   F2, T3(T4)/* get T0[i+2]/T0[i+3] */
ADD.PS F1, F2, F8/* compute T1[i+2]/T1[i+3] */
ALNV.PS F3, F0, F1, T1/* align to dst memory */
SUXC1 F3, T3(T1)/* store to T1[i+0]/T1[i+1] */
ADDIU  T3, 16 /* i = i + 4 */
LDC1   F2, T3(T0)/* get T0[i+0]/T0[i+1] */
ADD.PS F0, F2, F8/* compute T1[i+0]/T1[i+1] */
ALNV.PS F3, F1, F0, T1/* align to dst memory */
BNE    T3, T2, LOOP
SUXC1 F3, T3(T5)/* store to T1[i+2]/T1[i+3] */

/* Loop trailer stores all or half of F0, depending on T1 alignment */
And

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>AND</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** AND rd, rs, rt

**Purpose:**
To do a bitwise logical AND

**Description:** rd ← rs AND rt

The contents of GPR rs are combined with the contents of GPR rt in a bitwise logical AND operation. The result is placed into GPR rd.

**Restrictions:**
None

**Operation:**

GPR[rd] ← GPR[rs] and GPR[rt]

**Exceptions:**
None
And Immediate

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANDI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001100</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** ANDI rt, rs, immediate

**MIPS32 (MIPS I)**

**Purpose:**
To do a bitwise logical AND with a constant

**Description:** rt ← rs AND immediate

The 16-bit immediate is zero-extended to the left and combined with the contents of GPR rs in a bitwise logical AND operation. The result is placed into GPR rt.

**Restrictions:**
None

**Operation:**

GPR[rt] ← GPR[rs] and zero_extend(immediate)

**Exceptions:**
None
Unconditional Branch

**Format:** B offset

**Purpose:**
To do an unconditional branch

**Description:** branch

B offset is the assembly idiom used to denote an unconditional branch. The actual instruction is interpreted by the hardware as BEQ r0, r0, offset.

An 18-bit signed offset (the 16-bit *offset* field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

| I | target_offset ← sign Extend(offset || 0²) |
| I+1 | PC ← PC + target_offset |

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ±128 Kbytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch and Link

<table>
<thead>
<tr>
<th>REGIMM</th>
<th>000001</th>
<th>0</th>
<th>BGEZAL</th>
<th>10001</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{BAL} \text{ rs, offset} \)

**Purpose:**
To do an unconditional PC-relative procedure call

**Description:** \text{procedure\_call}

BAL offset is the assembly idiom used to denote an unconditional branch. The actual instruction is interpreted by the hardware as \text{BGEZAL} \text{ r0, offset}.

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

**Restrictions:**
Processor operation is \text{UNPREDICTABLE} if a branch, jump, ERET, DERET, or \text{WAIT} instruction is placed in the delay slot of a branch or jump.

GPR 31 must not be used for the source register \text{rs}, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is \text{UNPREDICTABLE}. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

**Operation:**

\[
\text{I:} \quad \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} \mid\mid 0^2) \\
\quad \text{GPR}[31] \leftarrow \text{PC} + 8 \\
\text{I+1:} \quad \text{PC} \leftarrow \text{PC} + \text{target\_offset}
\]

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is \( \pm 128 \) KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.
Branch on FP False

BC1F

<table>
<thead>
<tr>
<th>COP1</th>
<th>BC</th>
<th>cc</th>
<th>nd</th>
<th>tf</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>01000</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>16</td>
</tr>
</tbody>
</table>

Format:  
BC1F  offset (cc = 0 implied)  
BC1F  cc, offset

**MIPS32 (MIPS I)**

**MIPS32 (MIPS IV)**

**Purpose:**
To test an FP condition code and do a PC-relative conditional branch

**Description:** if cc = 0 then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the FP condition code bit CC is false (0), the program branches to the effective target address after the instruction in the delay slot is executed. An FP condition code is set by the FP compare instruction, C.cond.fmt.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**
This operation specification is for the general Branch On Condition operation with the tf (true/false) and nd (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for tf and nd.

I:  
condition ← FPConditionCode(cc) = 0  
target_offset ← (offset15)GPRLEN-(16+2) || offset || 0²

I+1:  
if condition then  
PC ← PC + target_offset  
endif

31 26 25 21 20 18 17 16 15 0

COP1  BC  cc  nd  tf  offset

6 5 3 1 1 16
Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Unimplemented Operation

Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range

Historical Information:
The MIPS I architecture defines a single floating point condition code, implemented as the coprocessor 1 condition signal (Cp1Cond) and the C bit in the FP Control/Status register. MIPS I, II, and III architectures must have the CC field set to 0, which is implied by the first format in the “Format” section.

The MIPS IV and MIPS32 architectures add seven more Condition Code bits to the original condition code 0. FP compare and conditional branch instructions specify the Condition Code bit to set or test. Both assembler formats are valid for MIPS IV and MIPS32.

In the MIPS I, II, and III architectures there must be at least one instruction between the compare instruction that sets the condition code and the branch instruction that tests it. Hardware does not detect a violation of this restriction.
Branch on FP False Likely

<table>
<thead>
<tr>
<th>COP1</th>
<th>BC</th>
<th>cc</th>
<th>nd</th>
<th>tf</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>01000</td>
<td>01</td>
<td>1</td>
<td>0</td>
<td>15</td>
</tr>
</tbody>
</table>

Format: BC1FL offset (cc = 0 implied)  
BC1FL cc, offset

MIPS32 (MIPS II)  
MIPS32 (MIPS IV)

Purpose:
To test an FP condition code and make a PC-relative conditional branch; execute the instruction in the delay slot only if the branch is taken.

Description: if cc = 0 then branch_likely
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the FP Condition Code bit CC is false (0), the program branches to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.
An FP condition code is set by the FP compare instruction, C.cond.fmt.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
This operation specification is for the general Branch On Condition operation with the tf (true/false) and nd (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for tf and nd.

I:  
condition ← FPConditionCode(cc) = 0  
target_offset ← (offset_{15})_{GPRLEN-(16+2)} || offset || 0^2

I+1:  
if condition then  
   PC ← PC + target_offset
else  
   NullifyCurrentInstruction()
endif
Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Unimplemented Operation

Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BC1F instruction instead.

Historical Information:
The MIPS I architecture defines a single floating point condition code, implemented as the coprocessor 1 condition signal (Cp1Cond) and the C bit in the FP Control/Status register. MIPS I, II, and III architectures must have the CC field set to 0, which is implied by the first format in the “Format” section.

The MIPS IV and MIPS32 architectures add seven more Condition Code bits to the original condition code 0. FP compare and conditional branch instructions specify the Condition Code bit to set or test. Both assembler formats are valid for MIPS IV and MIPS32.

In the MIPS II and III architectures there must be at least one instruction between the compare instruction that sets a condition code and the branch instruction that tests it. Hardware does not detect a violation of this restriction.
Branch on FP True

Format:  \( \text{BC1T offset (cc = 0 implied)} \)  
         \( \text{BC1T cc, offset} \)  

MIPS32 (MIPS I)  
MIPS32 (MIPS IV)

Purpose:
To test an FP condition code and do a PC-relative conditional branch

Description: if cc = 1 then branch
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the FP condition code bit \( CC \) is true (1), the program branches to the effective target address after the instruction in the delay slot is executed. An FP condition code is set by the FP compare instruction, C.cond.fmt.

Restrictions:
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
This operation specification is for the general Branch On Condition operation with the \( tf \) (true/false) and \( nd \) (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for \( tf \) and \( nd \).

\[ \begin{align*}
I: & \quad \text{condition} \leftarrow \text{FPConditionCode}(cc) = 1 \\
   & \quad \text{target_offset} \leftarrow (\text{offset}_{15})^{\text{GPRLEN}-(16+2)} \text{ || offset} \text{ || } 0^2 \\
I+1: & \quad \text{if condition then} \\
   & \quad \text{PC} \leftarrow \text{PC} + \text{target_offset} \\
   & \quad \text{endif}
\end{align*} \]
Exceptions:
Coprocessor Unusable, Reserved Instruction

*Floating Point Exceptions:*
Unimplemented Operation

*Programming Notes:*
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

*Historical Information:*
The MIPS I architecture defines a single floating point condition code, implemented as the coprocessor 1 condition signal (Cp1Cond) and the C bit in the FP Control/Status register. MIPS I, II, and III architectures must have the CC field set to 0, which is implied by the first format in the “Format” section.

The MIPS IV and MIPS32 architectures add seven more *Condition Code* bits to the original condition code 0. FP compare and conditional branch instructions specify the *Condition Code* bit to set or test. Both assembler formats are valid for MIPS IV and MIPS32.

In the MIPS I, II, and III architectures there must be at least one instruction between the compare instruction that sets the condition code and the branch instruction that tests it. Hardware does not detect a violation of this restriction.
Branch on FP True Likely

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>BC</td>
<td>cc</td>
<td>nd</td>
<td>tf</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010001</td>
<td>01000</td>
<td>3</td>
<td>1</td>
<td>1</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format:  
BC1TL  offset (cc = 0 implied)  
BC1TL  cc, offset  

MIPS32 (MIPS II)  
MIPS32 (MIPS IV)

Purpose:  
To test an FP condition code and do a PC-relative conditional branch; execute the instruction in the delay slot only if the branch is taken.

Description:  
if cc = 1 then branch_likely

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the FP Condition Code bit CC is true (1), the program branches to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

An FP condition code is set by the FP compare instruction, C.cond.fmt.

Restrictions:  
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:  
This operation specification is for the general Branch On Condition operation with the tf (true/false) and nd (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for tf and nd.

I:  
condition ← FPConditionCode(cc) = 1  
target_offset ← (offset_15) \(\text{GPRLEN-\(16+2\)}\) || offset || 0^2

I+1:  
if condition then  
PC ← PC + target_offset  
else  
NullifyCurrentInstruction()  
endif
**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**

Unimplemented Operation

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BC1T instruction instead.

**Historical Information:**

The MIPS I architecture defines a single floating point condition code, implemented as the coprocessor 1 condition signal (Cp1Cond) and the C bit in the FP Control/Status register. MIPS I, II, and III architectures must have the CC field set to 0, which is implied by the first format in the “Format” section.

The MIPS IV and MIPS32 architectures add seven more Condition Code bits to the original condition code 0. FP compare and conditional branch instructions specify the Condition Code bit to set or test. Both assembler formats are valid for MIPS IV and MIPS32.

In the MIPS II and III architectures there must be at least one instruction between the compare instruction that sets a condition code and the branch instruction that tests it. Hardware does not detect a violation of this restriction.
Branch on COP2 False

<table>
<thead>
<tr>
<th>COP2</th>
<th>BC</th>
<th>cc</th>
<th>nd</th>
<th>tf</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>010010</td>
<td>01000</td>
<td>3</td>
<td>1</td>
<td>1</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:**
- BC2F offset (cc = 0 implied)
- BC2F cc, offset

**MIPS32 (MIPS I)**
**MIPS32 (MIPS IV)**

**Purpose:**
To test a COP2 condition code and do a PC-relative conditional branch

**Description:** if cc = 0 then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the COP2 condition specified by CC is false (0), the program branches to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**
This operation specification is for the general Branch On Condition operation with the tf (true/false) and nd (nullify delay slot) fields as variables. The individual instructions BC2F, BC2FL, BC2T, and BC2TL have specific values for tf and nd.

I:  
condition ← COP2Condition(cc) = 0

I+1: if condition then
    target_offset ← (offset_{15})^{GPRLEN-(16+2)} || offset || 0^2
    PC ← PC + target_offset
    endif

**Exceptions:**
Coprocessor Unusable, Reserved Instruction

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on COP2 False Likely

**Format:**
- BC2FL   offset (cc = 0 implied)  \[\text{MIPS32 (MIPS II)}\]
- BC2FL   cc, offset          \[\text{MIPS32 (MIPS IV)}\]

**Purpose:**
To test a COP2 condition code and make a PC-relative conditional branch; execute the instruction in the delay slot only if the branch is taken.

**Description:** if cc = 0 then branch\_likely

An 18-bit signed offset (the 16-bit `offset` field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the COP2 condition specified by `CC` is false (0), the program branches to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or \text{WAIT} instruction is placed in the delay slot of a branch or jump.

**Operation:**
This operation specification is for the general Branch On Condition operation with the `tf` (true/false) and `nd` (nullify delay slot) fields as variables. The individual instructions BC2F, BC2FL, BC2T, and BC2TL have specific values for `tf` and `nd`.

\[I: \quad \text{condition} \leftarrow \text{COP2Condition}(cc) = 0\]
\[\text{target\_offset} \leftarrow (\text{offset}_{15})^{\text{GPRLEN}-(16+2)} || \text{offset} || 0^2\]
\[I+1: \quad \text{if condition then}\]
\[\quad \text{PC} \leftarrow \text{PC} + \text{target\_offset}\]
\[\quad \text{else}\]
\[\quad \text{NullifyCurrentInstruction()}\]
\[\quad \text{endif}\]
Exceptions:
Coprocessor Unusable, Reserved Instruction

Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BC2F instruction instead.
Branch on COP2 True

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP2</td>
<td>BC</td>
<td>cc</td>
<td>nd</td>
<td>tf</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010010</td>
<td>01000</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format:   
BC2T offset (cc = 0 implied)  
BC2T cc, offset

MIPS32 (MIPS I)  
MIPS32 (MIPS IV)

Purpose:
To test a COP2 condition code and do a PC-relative conditional branch

Description: if cc = 1 then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the COP2 condition specified by CC is true (1), the program branches to the effective target address after the instruction in the delay slot is executed.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
This operation specification is for the general Branch On Condition operation with the tf (true/false) and nd (nullify delay slot) fields as variables. The individual instructions BC2F, BC2FL, BC2T, and BC2TL have specific values for tf and nd.

I:  
condition ← COP2Condition(cc) = 1  
target_offset ← (offset15)_{GPRLEN-16+2} \| offset \| 0^2

I+1:  
if condition then  
PC ← PC + target_offset  
endif

Exceptions:
Coprocessor Unusable, Reserved Instruction

Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on COP2 True Likely

Format:  BC2TL   offset (cc = 0 implied)  
          BC2TL   cc, offset

MIPS32 (MIPS II)  
MIPS32 (MIPS IV)

Purpose:
To test a COP2 condition code and do a PC-relative conditional branch; execute the instruction in the delay slot only if the branch is taken.

Description: if cc = 1 then branch_likely
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the COP2 condition specified by CC is true (1), the program branches to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
This operation specification is for the general Branch On Condition operation with the tf (true/false) and nd (nullify delay slot) fields as variables. The individual instructions BC2F, BC2FL, BC2T, and BC2TL have specific values for tf and nd.

I:  condition ← COP2Condition(cc) = 1
    target_offset ← (offset15)GPRLEN-(16+2) || offset || 0^2

I+1: if condition then
     PC ← PC + target_offset
else
     NullifyCurrentInstruction()
endif
Exceptions:
Coprocessor Unusable, Reserved Instruction

Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BC2T instruction instead.
**Branch on Equal**

<table>
<thead>
<tr>
<th>BEQ</th>
<th>rs</th>
<th>rt</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>000100</td>
<td>6</td>
<td>5</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:**  BEQ rs, rt, offset  

**MIPS32 (MIPS I)**

**Purpose:**
To compare GPRs then do a PC-relative conditional branch

**Description:** if rs = rt then branch
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs and GPR rt are equal, branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I: \[
\text{target}\_\text{offset} \leftarrow \text{sign}\_\text{extend}(\text{offset} \mid | 0^2) \\
\text{condition} \leftarrow (\text{GPR}[rs] = \text{GPR}[rt])
\]

I+1: \[
\text{if condition then} \\
\text{PC} \leftarrow \text{PC} + \text{target}\_\text{offset} \\
\text{endif}
\]

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ± 128 Kbytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

BEQ r0, r0 offset, expressed as B offset, is the assembly idiom used to denote an unconditional branch.
**Branch on Equal Likely**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BEQL</td>
<td>rs</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010100</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
BEQL rs, rt, offset  
MIPS32 (MIPS II)

**Purpose:**  
To compare GPRs then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs = rt then branch_likely  
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.  
If the contents of GPR rs and GPR rt are equal, branch to the target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**  
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

```plaintext
I:    target_offset ← sign_extend(offset || 0^2)  
      condition ← (GPR[rs] = GPR[rt])
I+1:  if condition then  
      PC ← PC + target_offset  
      else  
      NullifyCurrentInstruction()  
      endif
```

**Exceptions:**  
None
Branch on Equal Likely (cont.)

BEQL

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BEQ instruction instead.

**Historical Information:**

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
**Branch on Greater Than or Equal to Zero**

**BGEZ**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>BGEZ</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BGEZ rs, offset

**MIPS32 (MIPS I)**

**Purpose:**
To test a GPR then do a PC-relative conditional branch.

**Description:** if rs \( \geq 0 \) then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[
\begin{align*}
\text{I:} & \quad \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} || 0^2) \\
& \quad \text{condition} \leftarrow \text{GPR}[\text{rs}] \geq 0^{\text{GPRLEN}} \\
\text{I+1:} & \quad \text{if condition then} \\
& \quad \text{PC} \leftarrow \text{PC} + \text{target\_offset} \\
& \quad \text{endif}
\end{align*}
\]

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
**Branch on Greater Than or Equal to Zero and Link**

**Format:**  \( \text{BGEZAL } rs, \text{ offset} \)  

**Purpose:**
To test a GPR then do a PC-relative conditional procedure call

**Description:** if \( rs \geq 0 \) then procedure_call

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit \( \text{offset} \) field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \( rs \) are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

GPR 31 must not be used for the source register \( rs \), because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is **UNPREDICTABLE**. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

**Operation:**

\[
\begin{align*}
\text{I:} & \quad \text{target}_{-}\text{offset} \leftarrow \text{sign}_{-}\text{extend}(\text{offset} | | 0^2) \\
& \quad \text{condition} \leftarrow \text{GPR}[rs] \geq 0^{\text{GPRLEN}} \\
& \quad \text{GPR}[31] \leftarrow \text{PC} + 8 \\
\text{I+1:} & \quad \text{if condition then} \\
& \quad \text{PC} \leftarrow \text{PC} + \text{target}_{-}\text{offset} \\
& \quad \text{endif}
\end{align*}
\]

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is \( \pm 128 \text{ KBytes} \). Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.

\( \text{BGEZAL } r0, \text{ offset} \), expressed as \( \text{BAL } \text{offset} \), is the assembly idiom used to denote a PC-relative branch and link.

\( \text{BAL} \) is used in a manner similar to \( \text{JAL} \), but provides PC-relative addressing and a more limited target PC range.
Branch on Greater Than or Equal to Zero and Link Likely

**BGEZALL**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>BGEZALL</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BGEZALL rs, offset

**Purpose:**
To test a GPR then do a PC-relative conditional procedure call; execute the delay slot only if the branch is taken.

**Description:** if rs ≥ 0 then procedure_call_likely

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
GPR 31 must not be used for the source register rs, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is UNPREDICTABLE. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[
\begin{align*}
I & : \quad \text{target.offset} \leftarrow \text{sign.extend}(\text{offset} \mid\mid 0^2) \\
& \quad \text{condition} \leftarrow \text{GPR}[rs] \geq 0^{GPRLEN} \\
& \quad \text{GPR}[31] \leftarrow \text{PC} + 8 \\
I+1 & : \quad \text{if condition then} \\
& \quad \text{PC} \leftarrow \text{PC} + \text{target.offset} \\
& \quad \text{else} \\
& \quad \text{NullifyCurrentInstruction()} \\
& \quad \text{endif}
\end{align*}
\]

**Exceptions:**
None
**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BGEZAL instruction instead.

**Historical Information:**

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
**Branch on Greater Than or Equal to Zero Likely**

**Format:**  
BGEZL rs, offset  
MIPS32 (MIPS II)

**Purpose:**  
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if \( rs \geq 0 \) then branch likely  
An 18-bit signed offset (the 16-bit \( offset \) field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.  
If the contents of GPR \( rs \) are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**  
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**  
\[
\begin{align*}
I: & \quad \text{target}\_\text{offset} \leftarrow \text{sign}\_\text{extend}(\text{offset} \mid | 0^2) \\
& \quad \text{condition} \leftarrow \text{GPR}[rs] \geq 0^{\text{GPRLEN}} \\
I+1: & \quad \text{if} \ \text{condition} \ \text{then} \\
& \quad \quad \text{PC} \leftarrow \text{PC} + \text{target}\_\text{offset} \\
& \quad \quad \text{else} \\
& \quad \quad \quad \text{NullifyCurrentInstruction}() \\
& \quad \quad \text{endif}
\end{align*}
\]

**Exceptions:**  
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BGEZ instruction instead.

Historical Information:

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
Branch on Greater Than Zero

BGTZ

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BGTZ</td>
<td>rs</td>
<td>0</td>
<td>0</td>
<td>0000</td>
<td>offset</td>
<td></td>
<td></td>
</tr>
<tr>
<td>000111</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BGTZ rs, offset

**MIPS32 (MIPS I)**

**Purpose:**
To test a GPR then do a PC-relative conditional branch

**Description:** if rs > 0 then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than zero (sign bit is 0 but value not zero), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I: target_offset ← sign_extend(offset || 0^2)
condition ← GPR[rs] > 0^{GPRLEN}
I+1: if condition then
   PC ← PC + target_offset
endif

**Exceptions:**
None

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on Greater Than Zero Likely

Format: \textit{BGTZL \textit{rs}, \textit{offset}}

MIPS32 (MIPS II)

Purpose:
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

Description: if \textit{rs} > 0 then \textit{branch\_likely}
An 18-bit signed offset (the 16-bit \textit{offset} field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR \textit{rs} are greater than zero (sign bit is 0 but value not zero), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

Restrictions:
Processor operation is \textbf{UNPREDICTABLE} if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
\begin{itemize}
\item I: \textit{target\_offset} $\leftarrow$ \text{sign\_extend}([\textit{offset} || 0^2])
\item I+1: \text{condition} $\leftarrow$ GPR[\textit{rs}] > 0\text{GPRLEN}
\item I+1: if \text{condition} then
\begin{itemize}
\item PC $\leftarrow$ PC + \textit{target\_offset}
\end{itemize}
\item I+1: else
\begin{itemize}
\item \text{NullifyCurrentInstruction()}
\end{itemize}
\end{itemize}

Exceptions:
None

\begin{tabular}{|c|c|c|c|c|}
\hline
31 & 26 & 25 & 21 & 20 & 16 & 15 & 0 \\
\hline
BGTZL & 001011 & \textit{rs} & 0 & 00000 & \textit{offset} & 6 & 5 & 5 & 16 \\
\hline
\end{tabular}
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is $\pm 128$ KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BGTZ instruction instead.

Historical Information:

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
Branch on Less Than or Equal to Zero

Format: BLEZ rs, offset

Purpose:
To test a GPR then do a PC-relative conditional branch

Description: if rs \leq 0 then branch
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following
the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR rs are less than or equal to zero (sign bit is 1 or value is zero), branch to the effective target
address after the instruction in the delay slot is executed.

Restrictions:
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the
delay slot of a branch or jump.

Operation:

\[
\begin{align*}
I: & \quad \text{target\_offset} & \leftarrow & \text{sign\_extend}(|\text{offset} \mid 0^2) \\
   & \quad \text{condition} & \leftarrow & \text{GPR}[\text{rs}] \leq 0^{\text{GPRLEN}} \\
I+1: & \quad \text{if condition then} \\
       & & \quad \text{PC} & \leftarrow \text{PC} + \text{target\_offset} \\
       & \quad \text{endif}
\end{align*}
\]

Exceptions:
None

Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump (J) or jump register
(JR) instructions to branch to addresses outside this range.
### Branch on Less Than or Equal to Zero Likely

**Format:**BLEZL rs, offset  
**MIPS32 (MIPS II)**

**Purpose:**
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if \( rs \leq 0 \) then branch Likely

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \( rs \) are less than or equal to zero (sign bit is 1 or value is zero), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I: target_offset \( \leftarrow \) sign_extend(offset || \( 0^{2} \))  
condition \( \leftarrow \) GPR[rs] \( \leq 0^{\text{GPRLEN}} \)

I+1: if condition then  
    PC \( \leftarrow \) PC + target_offset  
else  
    NullifyCurrentInstruction()
endif

**Exceptions:**
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BLEZ instruction instead.

Historical Information:

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
Branch on Less Than Zero

**Format:** \texttt{BLTZ \, rs, \, offset}  

**Purpose:**  
To test a GPR then do a PC-relative conditional branch

**Description:** if \( rs < 0 \) then branch

An 18-bit signed offset (the 16-bit \textit{offset} field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \( rs \) are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**  
Processor operation is \textbf{UNPREDICTABLE} if a branch, jump, ERET, DERET, or \texttt{WAIT} instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[
\begin{align*}
I: & \quad \text{target}._{\text{offset}} \leftarrow \text{sign}._{\text{extend}}(\text{offset} \mid | 0^2) \\
 & \quad \text{condition} \leftarrow \text{GPR}[rs] < 0^{\text{GPRLEN}} \\
I+1: & \quad \text{if condition then} \\
 & \quad \text{PC} \leftarrow \text{PC} + \text{target}._{\text{offset}} \\
 & \quad \text{endif}
\end{align*}
\]

**Exceptions:**  
None

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is \( \pm 128 \text{ KBytes} \). Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.
Branch on Less Than Zero and Link

BLTZAL

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>BLTZAL</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  BLTZAL rs, offset  

**MIPS32 (MIPS I)**

**Purpose:**
To test a GPR then do a PC-relative conditional procedure call

**Description:** if rs < 0 then procedure_call

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**

GPR 31 must not be used for the source register rs, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is UNPREDICTABLE. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[
\begin{align*}
I: & \quad \text{target_offset} \leftarrow \text{sign_extend}(\text{offset} || 0^2) \\
& \quad \text{condition} \leftarrow \text{GPR}[rs] < 0^\text{GPRLEN} \\
& \quad \text{GPR}[31] \leftarrow \text{PC} + 8 \\
I+1: & \quad \text{if condition then} \\
& \quad \quad \text{PC} \leftarrow \text{PC} + \text{target_offset} \\
& \quad \quad \text{endif}
\end{align*}
\]

**Exceptions:**
None

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.
Branch on Less Than Zero and Link Likely

<table>
<thead>
<tr>
<th>REGIMM</th>
<th>rs</th>
<th>BLTZALL</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>000001</td>
<td>6</td>
<td>10010</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:** BLTZALL rs, offset  
**MIPS32 (MIPS II)**

**Purpose:**
To test a GPR then do a PC-relative conditional procedure call; execute the delay slot only if the branch is taken.

**Description:** if rs < 0 then procedure_call_likely
Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR rs are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
GPR 31 must not be used for the source register rs, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is UNPREDICTABLE. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

- **I:**
  
  \[ \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} || 0^2) \]
  
  \[ \text{condition} \leftarrow \text{GPR}[rs] < 0^{\text{GPRLEN}} \]
  
  \[ \text{GPR}[31] \leftarrow \text{PC} + 8 \]

- **I+1:**
  
  if condition then
  
  \[ \text{PC} \leftarrow \text{PC} + \text{target\_offset} \]
  
  else
  
  NullifyCurrentInstruction()
  
  endif

**Exceptions:**
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BLTZAL instruction instead.

Historical Information:

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
Branch on Less Than Zero Likely

BLTZL

<table>
<thead>
<tr>
<th>Format:</th>
<th>BLTZL rs, offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS32 (MIPS II)</td>
<td></td>
</tr>
</tbody>
</table>

**Purpose:**
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs < 0 then branch_likely
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR rs are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**
I:  
target_offset ← sign_extend(offset || 0^2)
condition ← GPR[rs] < 0^GPRLEN
I+1:  
if condition then
    PC ← PC + target_offset
else
    NullifyCurrentInstruction()
endif

**Exceptions:**
None
Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BLTZ instruction instead.

Historical Information:
In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
Branch on Not Equal  

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BNE</td>
<td>000101</td>
<td>rs</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** `BNE rs, rt, offset`  
MIPS32 (MIPS I)

**Purpose:**
To compare GPRs then do a PC-relative conditional branch

**Description:** if `rs ≠ rt` then branch

An 18-bit signed offset (the 16-bit `offset` field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR `rs` and GPR `rt` are not equal, branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I: `target_offset ← sign_extend(offset || 0^2)`  
   `condition ← (GPR[rs] ≠ GPR[rt])`

I+1: if `condition` then  
      `PC ← PC + target_offset`  
      `endif`

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on Not Equal Likely

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BNEL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010101</td>
<td>rs</td>
<td>rt</td>
<td></td>
<td></td>
<td>offset</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BNEL rs, rt, offset

**Purpose:**
To compare GPRs then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs ≠ rt then branch_likely

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address. If the contents of GPR rs and GPR rt are not equal, branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I: \[\text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} \mathbin{||} 0^2)\]

condition \[\leftarrow (\text{GPR}[rs] \neq \text{GPR}[rt])\]

I+1: if condition then

PC \leftarrow PC + target\_offset

else

NullifyCurrentInstruction()

endif

**Exceptions:**
None
**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is $\pm 128$ KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.

Some implementations always predict the branch will be taken, so there is a significant penalty if the branch is not taken. Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, software is encouraged to use the BNE instruction instead.

**Historical Information:**

In the MIPS I architecture, this instruction signaled a Reserved Instruction Exception.
Breakpoint

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>code</td>
<td>BREAK</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td></td>
<td>001101</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BREAK

**Purpose:**
To cause a Breakpoint exception

**Description:**
A breakpoint exception occurs, immediately and unconditionally transferring control to the exception handler. The code field is available for use as software parameters, but is retrieved by the exception handler only by loading the contents of the memory word containing the instruction.

**Restrictions:**
None

**Operation:**

```c
SignalException(Breakpoint)
```

**Exceptions:**
Breakpoint
Floating Point Compare

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>ft</th>
<th>fs</th>
<th>cc</th>
<th>A</th>
<th>FC</th>
<th>cond</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>1</td>
<td>1</td>
<td>2</td>
</tr>
</tbody>
</table>

Format: C.cond.S fs, ft (cc = 0 implied)       MIPS32 (MIPS I)
         C.cond.D fs, ft (cc = 0 implied)       MIPS32 (MIPS I)
         C.cond.PS fs, ft (cc = 0 implied)      MIPS64 (MIPS V)
         C.cond.S cc, fs, ft                    MIPS32 (MIPS IV)
         C.cond.D cc, fs, ft                    MIPS32 (MIPS IV)
         C.cond.PS cc, fs, ft                   MIPS64 (MIPS V)

Purpose:
To compare FP values and record the Boolean result in a condition code

Description: cc ← fs compare_cond ft
The value in FPR fs is compared to the value in FPR ft; the values are in format fmt. The comparison is exact and neither overflows nor underflows.

If the comparison specified by cond 2...1 is true for the operand values, the result is true; otherwise, the result is false. If no exception is taken, the result is written into condition code CC; true is 1 and false is 0.

c.cond.PS compares the upper and lower halves of FPR fs and FPR ft independently and writes the results into condition codes CC +1 and CC respectively. The CC number must be even. If the number is not even the operation of the instruction is UNPREDICTABLE.

If one of the values is an SNaN, or cond 3 is set and at least one of the values is a QNaN, an Invalid Operation condition is raised and the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written and an Invalid Operation exception is taken immediately. Otherwise, the Boolean result is written into condition code CC.

There are four mutually exclusive ordering relations for comparing floating point values; one relation is always true and the others are false. The familiar relations are greater than, less than, and equal. In addition, the IEEE floating point standard defines the relation unordered, which is true when at least one operand value is NaN; NaN compares unordered with everything, including itself. Comparisons ignore the sign of zero, so +0 equals -0.

The comparison condition is a logical predicate, or equation, of the ordering relations such as less than or equal, equal, not less than, or unordered or equal. Compare distinguishes among the 16 comparison predicates. The Boolean result of the instruction is obtained by substituting the Boolean value of each ordering relation for the two FP values in the equation. If the equal relation is true, for example, then all four example predicates above yield a true result. If the unordered relation is true then only the final predicate, unordered or equal, yields a true result.

Logical negation of a compare result allows eight distinct comparisons to test for the 16 predicates as shown in . Each mnemonic tests for both a predicate and its logical negation. For each mnemonic, compare tests the truth of the first predicate. When the first predicate is true, the result is true as shown in the “If Predicate Is True” column, and the second predicate must be false, and vice versa. (Note that the False predicate is never true and False/True do not follow the normal pattern.)

The truth of the second predicate is the logical negation of the instruction result. After a compare instruction, test for the truth of the first predicate can be made with the Branch on FP True (BC1T) instruction and the truth of the second can be made with Branch on FP False (BC1F).
Table 3-24 shows another set of eight compare operations, distinguished by a $cond_3$ value of 1 and testing the same 16 conditions. For these additional comparisons, if at least one of the operands is a NaN, including Quiet NaN, then an Invalid Operation condition is raised. If the Invalid Operation condition is enabled in the $FCSR$, an Invalid Operation exception occurs.

### Table 3-24 FPU Comparisons Without Special Operand Exceptions

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Comparison Predicate</th>
<th>Comparison CC Result</th>
<th>Inv Op Excp. if QNaN?</th>
<th>Condition Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cond Mnemonic</td>
<td>Name of Predicate and Logically Negated Predicate (Abbreviation)</td>
<td>Relation Values</td>
<td>If Predicate Is True</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$&gt;\ &lt;\ =\ ?$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>F</td>
<td>False [this predicate is always False]</td>
<td>F F F F</td>
<td>F</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>True (T)</td>
<td>T T T T</td>
<td></td>
<td></td>
</tr>
<tr>
<td>UN</td>
<td>Unordered</td>
<td>F F F T</td>
<td>T</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>Ordered (OR)</td>
<td>T T T F</td>
<td>F</td>
<td></td>
</tr>
<tr>
<td>EQ</td>
<td>Equal</td>
<td>F F T F</td>
<td>T</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>Not Equal (NEQ)</td>
<td>T T F T</td>
<td>F</td>
<td></td>
</tr>
<tr>
<td>UEQ</td>
<td>Unordered or Equal</td>
<td>F F T T</td>
<td>T</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>Ordered or Greater Than or Less Than (OGL)</td>
<td>T T F F</td>
<td>F</td>
<td></td>
</tr>
<tr>
<td>OLT</td>
<td>Ordered or Less Than</td>
<td>F T F F</td>
<td>T</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>Unordered or Greater Than or Equal (UGE)</td>
<td>T F T F</td>
<td>T</td>
<td></td>
</tr>
<tr>
<td>ULT</td>
<td>Unordered or Less Than</td>
<td>F T F T</td>
<td>T</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Ordered or Greater Than or Equal (OGE)</td>
<td>T F T F</td>
<td>F</td>
<td></td>
</tr>
<tr>
<td>OLE</td>
<td>Ordered or Less Than or Equal</td>
<td>F T T F</td>
<td>T</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>Unordered or Greater Than (UGT)</td>
<td>T F F T</td>
<td>F</td>
<td></td>
</tr>
<tr>
<td>ULE</td>
<td>Unordered or Less Than or Equal</td>
<td>F T T T</td>
<td>T</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Ordered or Greater Than (OGT)</td>
<td>T F F F</td>
<td>F</td>
<td></td>
</tr>
</tbody>
</table>

Key: $? = unordered$, $> = greater than$, $< = less than$, $= is equal$, $T = True$, $F = False$
### Table 3-25 FPU Comparisons With Special Operand Exceptions for QNaNs

<table>
<thead>
<tr>
<th>Cond Mnemonic</th>
<th>Comparison Predicate</th>
<th>Relation Values</th>
<th>If Predicate Is True</th>
<th>Inv Op Excp If QNaN?</th>
<th>Instruction</th>
<th>Condition Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>SF</td>
<td>Signaling False [this predicate always False]</td>
<td>F F F F</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Signaling True (ST)</td>
<td>T T T T</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>NGLE</td>
<td>Not Greater Than or Less Than or Equal</td>
<td>F F F T</td>
<td>T</td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>Greater Than or Less Than or Equal (GLE)</td>
<td>T T T F</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SEQ</td>
<td>Signaling Equal</td>
<td>F F T F</td>
<td>T</td>
<td></td>
<td></td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>Signaling Not Equal (SNE)</td>
<td>T T F T</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NGL</td>
<td>Not Greater Than or Less Than</td>
<td>F F T T</td>
<td>T</td>
<td></td>
<td></td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>Greater Than or Less Than (GL)</td>
<td>T T F T</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LT</td>
<td>Less Than</td>
<td>F T F F</td>
<td>T</td>
<td></td>
<td></td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>Not Less Than (NLT)</td>
<td>T F T T</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NGE</td>
<td>Not Greater Than or Equal</td>
<td>F T F T</td>
<td>T</td>
<td></td>
<td></td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Greater Than or Equal (GE)</td>
<td>T F T F</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LE</td>
<td>Less Than or Equal</td>
<td>F T T F</td>
<td>T</td>
<td></td>
<td></td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>Not Less Than or Equal (NLE)</td>
<td>T F F T</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NGT</td>
<td>Not Greater Than</td>
<td>F T T T</td>
<td>T</td>
<td></td>
<td></td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Greater Than (GT)</td>
<td>T F F F</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Key: ? = unordered, > = greater than, < = less than, = is equal, T = True, F = False
Restrictions:

The fields $fs$ and $ft$ must specify FPRs valid for operands of type $fmt$; if they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format $fmt$; if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of $C\text{.cond}.PS$ is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode, or if the condition code number is odd.

Operation:

```plaintext
if SNaN(ValueFPR(fs, fmt)) or SNaN(ValueFPR(ft, fmt)) or
   QNaN(ValueFPR(fs, fmt)) or QNaN(ValueFPR(ft, fmt)) then
   less ← false
   equal ← false
   unordered ← true
if (SNaN(ValueFPR(fs,fmt)) or SNaN(ValueFPR(ft,fmt))) or
   (cond_3 and (QNaN(ValueFPR(fs,fmt)) or QNaN(ValueFPR(ft,fmt)))) then
   SignalException(InvalidOperation)
endif
else
   less ← ValueFPR(fs, fmt) <_fmt ValueFPR(ft, fmt)
   equal ← ValueFPR(fs, fmt) =_fmt ValueFPR(ft, fmt)
   unordered ← false
endif
condition ← (cond_2 and less) or (cond_1 and equal)
or (cond_0 and unordered)
SetFPConditionCode(cc, condition)
```

For $c\text{.cond}.PS$, the pseudo code above is repeated for both halves of the operand registers, treating each half as an independent single-precision values. Exceptions on the two halves are logically ORed and reported together. The results of the lower half comparison are written to condition code $CC$; the results of the upper half comparison are written to condition code $CC+1$. 
### Exceptions:
Coprocessor Unusable, Reserved Instruction

### Floating Point Exceptions:
Unimplemented Operation, Invalid Operation

### Programming Notes:
FP computational instructions, including compare, that receive an operand value of Signaling NaN raise the Invalid Operation condition. Comparisons that raise the Invalid Operation condition for Quiet NaNs in addition to SNaNs permit a simpler programming model if NaNs are errors. Using these compares, programs do not need explicit code to check for QNaNs causing the unordered relation. Instead, they take an exception and allow the exception handling system to deal with the error when it occurs. For example, consider a comparison in which we want to know if two numbers are equal, but for which unordered would be an error.

```assembly
# comparisons using explicit tests for QNaN
    c.eq.d $f2,$f4# check for equal
    nop
    bclt L2  # it is equal
    c.un.d $f2,$f4# it is not equal,
        # but might be unordered
    bclt ERROR  # unordered goes off to an error handler
# not-equal-case code here
...
# equal-case code here
L2:
```

### Historical Information:
The MIPS I architecture defines a single floating point condition code, implemented as the coprocessor 1 condition signal (Cp1Cond) and the C bit in the FP Control/Status register. MIPS I, II, and III architectures must have the CC field set to 0, which is implied by the first format in the “Format” section.

The MIPS IV and MIPS32 architectures add seven more Condition Code bits to the original condition code 0. FP compare and conditional branch instructions specify the Condition Code bit to set or test. Both assembler formats are valid for MIPS IV and MIPS32.

In the MIPS I, II, and III architectures there must be at least one instruction between the compare instruction that sets the condition code and the branch instruction that tests it. Hardware does not detect a violation of this restriction.
**Perform Cache Operation**

<table>
<thead>
<tr>
<th>CACHE</th>
<th>base</th>
<th>op</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>10111</td>
<td>5</td>
<td>5</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:** CACHE op, offset(base)  

**MIPS32**

**Purpose:**  
To perform the cache operation specified by op.

**Description:**  
The 16-bit offset is sign-extended and added to the contents of the base register to form an effective address. The effective address is used in one of the following ways based on the operation to be performed and the type of cache as described in the following table.

**Table 3-26 Usage of Effective Address**

<table>
<thead>
<tr>
<th>Operation Requires an</th>
<th>Type of Cache</th>
<th>Usage of Effective Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address</td>
<td>Virtual</td>
<td>The effective address is used to address the cache. It is implementation dependent whether an address translation is performed on the effective address (with the possibility that a TLB Refill or TLB Invalid exception might occur)</td>
</tr>
<tr>
<td>Address</td>
<td>Physical</td>
<td>The effective address is translated by the MMU to a physical address. The physical address is then used to address the cache</td>
</tr>
</tbody>
</table>
| Index                 | N/A          | The effective address is translated by the MMU to a physical address. It is implementation dependent whether the effective address or the translated physical address is used to index the cache. Assuming that the total cache size in bytes is CS, the associativity is A, and the number of bytes per tag is BPT, the following calculations give the fields of the address which specify the way and the index:  

\[
\text{OffsetBit} \leftarrow \log_2(\text{BPT}) \\
\text{IndexBit} \leftarrow \log_2(\text{CS} / \text{A}) \\
\text{WayBit} \leftarrow \text{IndexBit} + \text{Ceiling}(\log_2(\text{A})) \\
\text{Way} \leftarrow \text{Addr}_{\text{WayBit}-1..\text{IndexBit}} \\
\text{Index} \leftarrow \text{Addr}_{\text{IndexBit-1..OffsetBit}}
\]

For a direct-mapped cache, the Way calculation is ignored and the Index value fully specifies the cache tag. This is shown symbolically in the figure below.
Figure 3-2 Usage of Address Fields to Select Index and Way

A TLB Refill and TLB Invalid (both with cause code equal TLBL) exception can occur on any operation. For index operations (where the address is used to index the cache but need not match the cache tag) software should use unmapped addresses to avoid TLB exceptions. This instruction never causes TLB Modified exceptions nor TLB Refill exceptions with a cause code of TLBS, nor data Watch exceptions.

A Cache Error exception may occur as a byproduct of some operations performed by this instruction. For example, if a Writeback operation detects a cache or bus error during the processing of the operation, that error is reported via a Cache Error exception. Similarly, a Bus Error Exception may occur if a bus operation invoked by this instruction is terminated in an error.

An Address Error Exception (with cause code equal AdEL) may occur if the effective address references a portion of the kernel address space which would normally result in such an exception. It is implementation dependent whether such an exception does occur.

It is implementation dependent whether a data watch is triggered by a cache instruction whose address matches the Watch register address match conditions.

Bits [17:16] of the instruction specify the cache on which to perform the operation, as follows:

<table>
<thead>
<tr>
<th>Code</th>
<th>Name</th>
<th>Cache</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#00</td>
<td>I</td>
<td>Primary Instruction</td>
</tr>
<tr>
<td>2#01</td>
<td>D</td>
<td>Primary Data or Unified Primary</td>
</tr>
<tr>
<td>2#10</td>
<td>T</td>
<td>Tertiary</td>
</tr>
<tr>
<td>2#11</td>
<td>S</td>
<td>Secondary</td>
</tr>
</tbody>
</table>

Bits [20:18] of the instruction specify the operation to perform. To provide software with a consistent base of cache operations, certain encodings must be supported on all processors. The remaining encodings are recommended.
### Table 3-28 Encoding of Bits [20:18] of the CACHE Instruction

<table>
<thead>
<tr>
<th>Code</th>
<th>Caches</th>
<th>Name</th>
<th>Effective Address Operand Type</th>
<th>Operation</th>
<th>Compliance</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#000</td>
<td>I</td>
<td>Index Invalidate</td>
<td>Index</td>
<td>Set the state of the cache block at the specified index to invalid. This required encoding may be used by software to invalidate the entire instruction cache by stepping through all valid indices.</td>
<td>Required</td>
</tr>
<tr>
<td></td>
<td>D</td>
<td>Index Writeback Invalidate / Index Invalidate</td>
<td>Index</td>
<td>For a write-back cache: If the state of the cache block at the specified index is valid and dirty, write the block back to the memory address specified by the cache tag. After that operation is completed, set the state of the cache block to invalid. If the block is valid but not dirty, set the state of the block to invalid.</td>
<td>Required</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Index Writeback Invalidate / Index Invalidate</td>
<td>Index</td>
<td>For a write-through cache: Set the state of the cache block at the specified index to invalid. This required encoding may be used by software to invalidate the entire data cache by stepping through all valid indices. Note that Index Store Tag should be used to initialize the cache at powerup.</td>
<td>Optional</td>
</tr>
<tr>
<td>2#001</td>
<td>All</td>
<td>Index Load Tag</td>
<td>Index</td>
<td>Read the tag for the cache block at the specified index into the TagLo and TagHi Coprocessor 0 registers. If the DataLo and DataHi registers are implemented, also read the data corresponding to the byte index into the DataLo and DataHi registers. The granularity and alignment of the data read into the DataLo and DataHi registers is implementation-dependent, but is typically the result of an aligned access to the cache, ignoring the appropriate low-order bits of the byte index.</td>
<td>Recommended</td>
</tr>
</tbody>
</table>
### Table 3-28 Encoding of Bits [20:18] of the CACHE Instruction

<table>
<thead>
<tr>
<th>Code</th>
<th>Caches</th>
<th>Name</th>
<th>Effective Address Operand Type</th>
<th>Operation</th>
<th>Compliance</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#010</td>
<td>All</td>
<td>Index Store Tag</td>
<td>Index</td>
<td>Write the tag for the cache block at the specified index from the TagLo and TagHi Coprocessor 0 registers. This required encoding may be used by software to initialize the entire instruction of data caches by stepping through all valid indices. Doing so requires that the TagLo and TagHi registers associated with the cache be initialized first.</td>
<td>Required</td>
</tr>
<tr>
<td>2#011</td>
<td>All</td>
<td>Implementation Dependent</td>
<td>Unspecified</td>
<td>Available for implementation-dependent operation.</td>
<td>Optional</td>
</tr>
<tr>
<td>2#100</td>
<td>I, D</td>
<td>Hit Invalidate</td>
<td>Address</td>
<td>If the cache block contains the specified address, set the state of the cache block to invalid. This required encoding may be used by software to invalidate a range of addresses from the instruction cache by stepping through the address range by the line size of the cache.</td>
<td>Required (Instruction Cache Encoding Only), Recommended otherwise</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Hit Invalidate</td>
<td>Address</td>
<td></td>
<td>Optional</td>
</tr>
<tr>
<td>2#101</td>
<td>I</td>
<td>Fill</td>
<td>Address</td>
<td>Fill the cache from the specified address.</td>
<td>Recommended</td>
</tr>
<tr>
<td></td>
<td>D</td>
<td>Hit Writeback Invalidate / Hit Invalidate</td>
<td>Address</td>
<td>For a write-back cache: If the cache block contains the specified address and it is valid and dirty, write the contents back to memory. After that operation is completed, set the state of the cache block to invalid. If the block is valid but not dirty, set the state of the block to invalid.</td>
<td>Required</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Hit Writeback Invalidate / Hit Invalidate</td>
<td>Address</td>
<td>For a write-through cache: If the cache block contains the specified address, set the state of the cache block to invalid. This required encoding may be used by software to invalidate a range of addresses from the data cache by stepping through the address range by the line size of the cache.</td>
<td>Optional</td>
</tr>
</tbody>
</table>
D Hit Writeback Address If the cache block contains the specified address and it is valid and dirty, write the contents back to memory. After the operation is completed, leave the state of the line valid, but clear the dirty state. For a write-through cache, this operation may be treated as a nop.

Recommended

S, T Hit Writeback Address Optional

2#111 I, D Fetch and Lock Address If the cache does not contain the specified address, fill it from memory, performing a writeback if required, and set the state to valid and locked. If the cache already contains the specified address, set the state to locked. In set-associative or fully-associative caches, the way selected on a fill from memory is implementation dependent.

The lock state may be cleared by executing an Index Invalidate, Index Writeback Invalidate, Hit Invalidate, or Hit Writeback Invalidate operation to the locked line, or via an Index Store Tag operation to the line that clears the lock bit. Note that clearing the lock state via Index Store Tag is dependent on the implementation-dependent cache tag and cache line organization, and that Index and Index Writeback Invalidate operations are dependent on cache line organization. Only Hit and Hit Writeback Invalidate operations are generally portable across implementations.

It is implementation dependent whether a locked line is displaced as the result of an external invalidate or intervention that hits on the locked line. Software must not depend on the locked line remaining in the cache if an external invalidate or intervention would invalidate the line if it were not locked.

It is implementation dependent whether a Fetch and Lock operation affects more than one line. For example, more than one line around the referenced address may be fetched and locked. It is recommended that only the single line containing the referenced address be affected.

Recommended

Table 3-28 Encoding of Bits [20:18] of the CACHE Instruction

<table>
<thead>
<tr>
<th>Code</th>
<th>Caches</th>
<th>Name</th>
<th>Effective Address Operand Type</th>
<th>Operation</th>
<th>Compliance</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#110</td>
<td>D</td>
<td>Hit Writeback</td>
<td>Address</td>
<td>If the cache block contains the specified address and it is valid and dirty, write the contents back to memory. After the operation is completed, leave the state of the line valid, but clear the dirty state. For a write-through cache, this operation may be treated as a nop.</td>
<td>Recommended</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Hit Writeback</td>
<td>Address</td>
<td></td>
<td>Optional</td>
</tr>
</tbody>
</table>
| 2#111 | I, D   | Fetch and Lock  | Address                     | If the cache does not contain the specified address, fill it from memory, performing a writeback if required, and set the state to valid and locked. If the cache already contains the specified address, set the state to locked. In set-associative or fully-associative caches, the way selected on a fill from memory is implementation dependent.

The lock state may be cleared by executing an Index Invalidate, Index Writeback Invalidate, Hit Invalidate, or Hit Writeback Invalidate operation to the locked line, or via an Index Store Tag operation to the line that clears the lock bit. Note that clearing the lock state via Index Store Tag is dependent on the implementation-dependent cache tag and cache line organization, and that Index and Index Writeback Invalidate operations are dependent on cache line organization. Only Hit and Hit Writeback Invalidate operations are generally portable across implementations.

It is implementation dependent whether a locked line is displaced as the result of an external invalidate or intervention that hits on the locked line. Software must not depend on the locked line remaining in the cache if an external invalidate or intervention would invalidate the line if it were not locked.

It is implementation dependent whether a Fetch and Lock operation affects more than one line. For example, more than one line around the referenced address may be fetched and locked. It is recommended that only the single line containing the referenced address be affected. | Recommended |
Restrictions:
The operation of this instruction is UNDEFINED for any operation/cache combination that is not implemented.
The operation of this instruction is UNDEFINED if the operation requires an address, and that address is uncachable.

Operation:
\[
\text{vAddr} \leftarrow \text{GPR}[\text{base}] + \text{sign\_extend}(\text{offset})
\]
\[
(\text{pAddr, uncached}) \leftarrow \text{AddressTranslation}(\text{vAddr, DataReadReference})
\]
\[
\text{CacheOp}(\text{op, vAddr, pAddr})
\]

Exceptions:
TLB Refill Exception.
TLB Invalid Exception
Coprocessor Usable Exception
Address Error Exception
Cache Error Exception
Bus Error Exception
Fixed Point Ceiling Convert to Long Fixed Point

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>CEIL.L</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

Format:
CEIL.L.S  fd, fs
CEIL.L.D  fd, fs

MIPS64 (MIPS III)

Purpose:
To convert an FP value to 64-bit fixed point, rounding up

Description:
fd ← convert_and_round(fs)
The value in FPR fs, in format fmt, is converted to a value in 64-bit long fixed point format and rounding toward +∞ (rounding mode 2). The result is placed in FPR fd.

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{63}\) to \(2^{63}-1\), the result cannot be represented correctly, an IEEE Invalid Operation condition exists, and the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to fd and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{63}-1\), is written to fd.

Restrictions:
The fields fs and fd must specify valid FPRs; fs for type fmt and fd for long fixed point; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

Operation:

\[
\text{StoreFPR}(fd, L, \text{ConvertFmt}(\text{ValueFPR}(fs, fmt), fmt, L))
\]
Fixed Point Ceiling Convert to Long Fixed Point (cont.)

Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Invalid Operation, Unimplemented Operation, Inexact, Overflow
Floating Point Ceiling Convert to Word Fixed Point

Format:

CEIL.W.S  fd, fs  

CEIL.W.D  fd, fs  

MIPS32 (MIPS II)  

MIPS32 (MIPS II)  

Purpose:

To convert an FP value to 32-bit fixed point, rounding up

Description:

fd ← convert_and_round(fs)

The value in FPR fs, in format fmt, is converted to a value in 32-bit word fixed point format and rounding toward +∞ (rounding mode 2). The result is placed in FPR fd.

When the source value is Infinity, NaN, or rounds to an integer outside the range -2^{31} to 2^{31}-1, the result cannot be represented correctly, an IEEE Invalid Operation condition exists, and the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to fd and an Invalid Operation exception is taken immediately. Otherwise, the default result, 2^{31}–1, is written to fd.

Restrictions:

The fields fs and fd must specify valid FPRs; fs for type fmt and fd for word fixed point; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

Operation:

\text{StoreFPR}(fd, W, \text{ConvertFmt}(\text{ValueFPR}(fs, fmt), fmt, W))

Exceptions:

Coprocessor Usable, Reserved Instruction

Floating Point Exceptions:

Invalid Operation, Unimplemented Operation, Inexact, Overflow
Move Control Word From Floating Point

CFC1

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>CF</td>
<td>rt</td>
<td>fs</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010001</td>
<td>00010</td>
<td>5</td>
<td>5</td>
<td>11</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00000000</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** CFC1 rt, fs

**Purpose:**
To copy a word from an FPU control register to a GPR

**Description:** rt ← FP_Control[fs]
Copy the 32-bit word from FP (coprocessor 1) control register fs into GPR rt, sign-extending it to 64 bits.

**Restrictions:**
There are a few control registers defined for the floating point unit. The result is UNPREDICTABLE if fs specifies a register that does not exist.

**Operation:**

```
if fs = 0 then
  temp ← FIR
elseif fs = 25 then
  temp ← 024 || FCSR31..25 || FCSR23
elseif fs = 26 then
  temp ← 014 || FCSR17..12 || 05 || FCSR6..2 || 02
elseif fs = 28 then
  temp ← 020 || FCSR11.7 || 04 || FCSR24 || FCSR1..0
elseif fs = 31 then
  temp ← FCSR
else
  temp ← UNPREDICTABLE
endif
GPR[rt] ← sign_extend(temp)
```
Move Control Word From Floating Point (cont.)

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Historical Information:**

For the MIPS I, II and III architectures, the contents of GPR $rt$ are **UNPREDICTABLE** for the instruction immediately following CFC1.

MIPS V and MIPS32 introduced the three control registers that access portions of FCSR. These registers were not available in MIPS I, II, III, or IV.
### CFC2

<table>
<thead>
<tr>
<th>COP2</th>
<th>CF</th>
<th>rt</th>
<th>rd</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>010010</td>
<td>00010</td>
<td>000</td>
<td>00000000</td>
<td></td>
</tr>
</tbody>
</table>

#### Format: CFC2 rt, rd

#### Purpose:
To copy a word from a Coprocessor 2 control register to a GPR

#### Description:
rt ← CCR[2,rd]

Copy the 32-bit word from Coprocessor 2 control register rd into GPR rt, sign-extending it to 64 bits.

#### Restrictions:
The result is **UNPREDICTABLE** if fs specifies a register that does not exist.

#### Operation:
- temp ← CCR[2,rd]
- GPR[rt] ← sign_extend(temp)

#### Exceptions:
Coprocessor Unusable, Reserved Instruction
Count Leading Ones in Word

<table>
<thead>
<tr>
<th>SPECIAL2</th>
<th>rs</th>
<th>rt</th>
<th>rd</th>
<th>0</th>
<th>CLO</th>
</tr>
</thead>
<tbody>
<tr>
<td>011100</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
</tr>
</tbody>
</table>

Format: CLO rd, rs

Purpose:
To Count the number of leading ones in a word

Description: rd ← count_leading_ones rs
Bits 31..0 of GPR rs are scanned from most significant to least significant bit. The number of leading ones is counted and the result is written to GPR rd. If all of bits 31..0 were set in GPR rs, the result written to GPR rd is 32.

Restrictions:
To be compliant with the MIPS32 and MIPS64 Architecture, software must place the same GPR number in both the rt and rd fields of the instruction. The operation of the instruction is UNPREDICTABLE if the rt and rd fields of the instruction contain different values.

If GPR rs does not contain a sign-extended 32-bit value (bits 63..31 equal), then the results of the operation are UNPREDICTABLE.

Operation:
```plaintext
if NotWordValue(GPR[rs]) then
    UNPREDICTABLE
endif
temp ← 32
for i in 31 .. 0
    if GPR[rs]_i = 0 then
        temp ← 31 - i
        break
    endif
endfor
GPR[rd] ← temp
```

Exceptions:
None
## Count Leading Zeros in Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL2</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>CLZ</td>
<td>100000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Format:

CLZ rd, rs

### Purpose

Count the number of leading zeros in a word

### Description:

rd ← count_leading_zeros rs

Bits 31..0 of GPR rs are scanned from most significant to least significant bit. The number of leading zeros is counted and the result is written to GPR rd. If no bits were set in GPR rs, the result written to GPR rt is 32.

### Restrictions:

To be compliant with the MIPS32 and MIPS64 Architecture, software must place the same GPR number in both the rt and rd fields of the instruction. The operation of the instruction is UNPREDICTABLE if the rt and rd fields of the instruction contain different values.

If GPR rs does not contain a sign-extended 32-bit value (bits 63..31 equal), then the results of the operation are UNPREDICTABLE.

### Operation:

```plaintext
if NotWordValue(GPR[rs]) then
    UNPREDICTABLE
endif

temp ← 32
for i in 31 .. 0
    if GPR[rs]_i = 1 then
        temp ← 31 - i
        break
    endif
endfor
GPR[rd] ← temp
```

### Exceptions:

None
COP2 Operation to Coprocessor 2

**Format:** COP2 func

**Purpose:**
To perform an operation to Coprocessor 2

**Description:** CoprocessorOperation(2, cofun)

An implementation-dependent operation is performed to Coprocessor 2, with the `cofun` value passed as an argument. The operation may specify and reference internal coprocessor registers, and may change the state of the coprocessor conditions, but does not modify state within the processor. Details of coprocessor operation and internal state are described in the documentation for each Coprocessor 2 implementation.

**Restrictions:**

**Operation:**

CoprocessorOperation(2, cofun)

**Exceptions:**

Coprocessor Unusable
Reserved Instruction
Move Control Word to Floating Point

**Format:**  
CTC1 \( rt, \) \( fs \)

**MIPS32 (MIPS I)**

**Purpose:**  
To copy a word from a GPR to an FPU control register

**Description:**  
\[ \text{FP\_Control}[fs] \leftarrow rt \]  
Copy the low word from GPR \( rt \) into the FP (coprocessor 1) control register indicated by \( fs \).

Writing to the floating point Control/Status register, the FCSR, causes the appropriate exception if any Cause bit and its corresponding Enable bit are both set. The register is written before the exception occurs. Writing to FEXR to set a cause bit whose enable bit is already set, or writing to FENR to set an enable bit whose cause bit is already set causes the appropriate exception. The register is written before the exception occurs.

**Restrictions:**  
There are a few control registers defined for the floating point unit. The result is **UNPREDICTABLE** if \( fs \) specifies a register that does not exist.
Operation:

\[
\text{temp} \leftarrow \text{GPR}[\text{rt}]_{31..0} \\
\text{if } \text{fs} = 25 \text{ then} \\
\quad \text{if } \text{temp}_{31..8} \neq 0^{24} \text{ then} \\
\indent \text{UNPREDICTABLE} \\
\text{else} \\
\quad \text{FCSR} \leftarrow \text{temp}_{7..1} \mid | \text{FCSR}_{24} \mid | \text{temp}_{0} \mid | \text{FCSR}_{22..0} \\
\text{endif} \\
\text{elseif } \text{fs} = 26 \text{ then} \\
\quad \text{if } \text{temp}_{22..18} \neq 0 \text{ then} \\
\indent \text{UNPREDICTABLE} \\
\text{else} \\
\quad \text{FCSR} \leftarrow \text{FCSR}_{31..18} \mid | \text{temp}_{17..12} \mid | \text{FCSR}_{11..7} \mid | \text{temp}_{6..2} \mid | \text{FCSR}_{1..0} \\
\text{endif} \\
\text{elseif } \text{fs} = 28 \text{ then} \\
\quad \text{if } \text{temp}_{22..18} \neq 0 \text{ then} \\
\indent \text{UNPREDICTABLE} \\
\text{else} \\
\quad \text{FCSR} \leftarrow \text{FCSR}_{31..25} \mid | \text{temp}_{2} \mid | \text{FCSR}_{23..12} \mid | \text{temp}_{11..7} \mid | \text{FCSR}_{6..2} \mid | \text{temp}_{1..0} \\
\text{endif} \\
\text{elseif } \text{fs} = 31 \text{ then} \\
\quad \text{if } \text{temp}_{22..18} \neq 0 \text{ then} \\
\indent \text{UNPREDICTABLE} \\
\text{else} \\
\quad \text{FCSR} \leftarrow \text{temp} \\
\text{endif} \\
\text{else} \\
\indent \text{UNPREDICTABLE} \\
\text{endif}
\]

Exceptions:

Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:

Unimplemented Operation, Invalid Operation, Division-by-zero, Inexact, Overflow, Underflow

Historical Information:

For the MIPS I, II and III architectures, the contents of floating point control register \(fs\) are undefined for the instruction immediately following CTC1.

MIPS V and MIPS32 introduced the three control registers that access portions of FCSR. These registers were not available in MIPS I, II, III, or IV.
Move Control Word to Coprocessor 2

CTC2

Format:  CTC2 rt, rd

Purpose:
To copy a word from a GPR to a Coprocessor 2 control register

Description: CCR[2,rd] ← rt
Copy the low word from GPR rt into the Coprocessor 2 control register indicated by rd.

Restrictions:
The result is UNPREDICTABLE if rd specifies a register that does not exist.

Operation:

\[
\text{temp} \leftarrow \text{GPR}[rt]_{31..0} \\
\text{CCR[2,rd]} \leftarrow \text{temp}
\]

Exceptions:
Coprocessor Unusable, Reserved Instruction
Floating Point Convert to Double Floating Point

<table>
<thead>
<tr>
<th></th>
<th>COP1</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>010001</td>
<td>fmt</td>
<td>0</td>
<td>0000</td>
<td>fs</td>
<td>fd</td>
<td>CVT.D</td>
<td>100001</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**
- CVT.D.S fd, fs
- CVT.D.W fd, fs
- CVT.D.L fd, fs

**Purpose:**
To convert an FP or fixed point value to double FP

**Description:**
\(fd \leftarrow \text{convert\_and\_round}(fs)\)

The value in FPR \(fs\), in format \(fmt\), is converted to a value in double floating point format and rounded according to the current rounding mode in \(FCSR\). The result is placed in FPR \(fd\). If \(fmt\) is S or W, then the operation is always exact.

**Restrictions:**
The fields \(fs\) and \(fd\) must specify valid FPRs—\(fs\) for type \(fmt\) and \(fd\) for double floating point—if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \(fmt\); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

**Operation:**
\[
\text{StoreFPR} \ (fd, D, \text{ConvertFmt} (\text{ValueFPR}(fs, fmt), fmt, D))
\]

**Exceptions:**
Coprocessor Usable, Reserved Instruction

**Floating Point Exceptions:**
Invalid Operation, Unimplemented Operation, Inexact
## CVT.L.fmt

### Format:
- CVT.L.S fd, fs
- CVT.L.D fd, fs

### MIPS64 (MIPS III)

### Purpose:
To convert an FP value to a 64-bit fixed point

### Description:
\[ \text{fd} \leftarrow \text{convert_and_round(fs)} \]

Convert the value in format \( \text{fmt} \) in FPR \( \text{fs} \) to long fixed point format and round according to the current rounding mode in \( \text{FCSR} \). The result is placed in FPR \( \text{fd} \).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{63} \text{ to } 2^{63} - 1\), the result cannot be represented correctly, an IEEE Invalid Operation condition exists, and the Invalid Operation flag is set in the \( \text{FCSR} \). If the Invalid Operation \( \text{Enable} \) bit is set in the \( \text{FCSR} \), no result is written to \( \text{fd} \) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \( 2^{63} - 1 \), is written to \( \text{fd} \).

### Restrictions:
The fields \( \text{fs} \) and \( \text{fd} \) must specify valid FPRs—\( \text{fs} \) for type \( \text{fmt} \) and \( \text{fd} \) for long fixed point—if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \( \text{fmt} \); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

### Operation:
\[
\text{StoreFPR (fd, L, ConvertFmt(ValueFPR(fs, fmt), fmt, L))}
\]

### Exceptions:
Coprocessor Unusable, Reserved Instruction

### Floating Point Exceptions:
Invalid Operation, Unimplemented Operation, Inexact, Overflow
Floating Point Convert Pair to Paired Single

**Format:** CVT.PS.S fd, fs, ft

**Purpose:**
To convert two FP values to a paired single value

**Description:**
\[ fd \leftarrow fs_{31..0} || ft_{31..0} \]
The single-precision values in FPR \( fs \) and \( ft \) are written into FPR \( fd \) as a paired-single value. The value in FPR \( fs \) is written into the upper half, and the value in FPR \( ft \) is written into the lower half.

CVT.PS.S is similar to PLL.PS, except that it expects operands of format \( S \) instead of \( PS \).
The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**
The fields \( fs \) and \( ft \) must specify FPRs valid for operands of type \( S \); if they are not valid, the result is **UNPREDICTABLE**.
The operand must be a value in format \( S \); if it is not, the result is **UNPREDICTABLE** and the value of the operand FPR becomes **UNPREDICTABLE**.
The result of this instruction is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.
Floating Point Convert Pair to Paired Single (cont.)

**Operation:**

\[
\text{StoreFPR}(fd, S, \text{ValueFPR}(fs,S) \mid \mid \text{ValueFPR}(ft,S))
\]

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

*Floating Point Exceptions:*

Invalid Operation, Unimplemented Operation
Floating Point Convert to Single Floating Point

Format: CVT.S.D fd, fs
    CVT.S.W fd, fs
    CVT.S.L fd, fs

MIPS32 (MIPS I)
MIPS32 (MIPS I)
MIPS64 (MIPS III)

Purpose:
To convert an FP or fixed point value to single FP

Description: fd ← convert_and_round(fs)

The value in FPR fs, in format fmt, is converted to a value in single floating point format and rounded according to the current rounding mode in FCSR. The result is placed in FPR fd.

Restrictions:
The fields fs and fd must specify valid FPRs—fs for type fmt and fd for single floating point. If they are not valid, the result is UNPREDICTABLE.
The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

Operation:
    StoreFPR(fd, S, ConvertFmt(ValueFPR(fs, fmt), fmt, S))

Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Invalid Operation, Unimplemented Operation, Inexact, Overflow, Underflow
Floating Point Convert Pair Lower to Single Floating Point

<table>
<thead>
<tr>
<th>Format: CVT.S.PL fd, fs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose: To convert one half of a paired single FP value to single FP</td>
</tr>
<tr>
<td>Description: fd ← convert_and_round(fs)</td>
</tr>
<tr>
<td>The lower paired single value in FPR fs, in format PS, is converted to a value in single floating point format and rounded according to the current rounding mode in FCSR. The result is placed in FPR fd. This instruction can be used to isolate the lower half of a paired single value.</td>
</tr>
<tr>
<td>Restrictions: The fields fs and fd must specify valid FPRs—fs for type PS and fd for single floating point. If they are not valid, the result is UNPREDICTABLE. The operand must be a value in format PS; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE. The result of CVT.S.PL is UNPREDICTABLE if the processor is executing in 16 FP registers mode.</td>
</tr>
<tr>
<td>Operation: StoreFPR (fd, S, ConvertFmt(ValueFPR(fs, PS), PL, S))</td>
</tr>
<tr>
<td>Exceptions: Coprocessor Unusable, Reserved Instruction</td>
</tr>
<tr>
<td>Floating Point Exceptions: Invalid Operation, Unimplemented Operation, Inexact, Overflow, Underflow</td>
</tr>
</tbody>
</table>
Floating Point Convert Pair Upper to Single Floating Point

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>CVT.S.PU</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>10110</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>100000</td>
</tr>
</tbody>
</table>

**Format:** CVT.S.PU fd, fs

**Purpose:**
To convert one half of a paired single FP value to single FP

**Description:**
\( fd \leftarrow \text{convert\_and\_round}(fs) \)

The upper paired single value in FPR \( fs \), in format PS, is converted to a value in single floating point format and rounded according to the current rounding mode in FCSR. The result is placed in FPR \( fd \). This instruction can be used to isolate the upper half of a paired single value.

**Restrictions:**
The fields \( fs \) and \( fd \) must specify valid FPRs—\( fs \) for type PS and \( fd \) for single floating point. If they are not valid, the result is UNPREDICTABLE.
The operand must be a value in format PS; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.
The result of CVT.S.PU is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\text{StoreFPR} (fd, S, \text{ConvertFmt}(\text{ValueFPR}(fs, PS), PU, S))
\]

**Exceptions:**
Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
Invalid Operation, Unimplemented Operation, Inexact, Overflow, Underflow
Floating Point Convert to Word Fixed Point

CVT.W.fmt

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>CVT.W</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
</tr>
</tbody>
</table>

**Format:**
- CVT.W.S fd, fs
- CVT.W.D fd, fs

**MIPS32** (MIPS I)

**Purpose:**
To convert an FP value to 32-bit fixed point

**Description:**
\[\text{fd} \leftarrow \text{convert_and_round(fs)}\]

The value in FPR \(fs\), in format \(fmt\), is converted to a value in 32-bit word fixed point format and rounded according to the current rounding mode in \(FCSR\). The result is placed in FPR \(fd\).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{31}\) to \(2^{31}-1\), the result cannot be represented correctly, an IEEE Invalid Operation condition exists, and the Invalid Operation flag is set in the \(FCSR\). If the Invalid Operation \(Enable\) bit is set in the \(FCSR\), no result is written to \(fd\) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{31}-1\), is written to \(fd\).

**Restrictions:**
The fields \(fs\) and \(fd\) must specify valid FPRs—\(fs\) for type \(fmt\) and \(fd\) for word fixed point—if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \(fmt\); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

**Operation:**
\[\text{StoreFPR(fd, W, ConvertFmt(ValueFPR(fs, fmt), fmt, W))}\]

**Exceptions:**
- Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
- Invalid Operation, Unimplemented Operation, Inexact, Overflow
**Doubleword Add**

**Format:**  
DADD rd, rs, rt

**Purpose:**  
To add 64-bit integers. If overflow occurs, then trap.

**Description:**  
rd ← rs + rt

The 64-bit doubleword value in GPR rt is added to the 64-bit value in GPR rs to produce a 64-bit result. If the addition results in 64-bit 2’s complement arithmetic overflow, then the destination register is not modified and an Integer Overflow exception occurs. If it does not overflow, the 64-bit result is placed into GPR rd.

**Restrictions:**

**Operation:**
```
    temp ← (GPR[rs]63|GPR[rs]) + (GPR[rt]63|GPR[rt])
    if (temp64 ≠ temp63) then
        SignalException(IntegerOverflow)
    else
        GPR[rd] ← temp63..0
    endif
```

**Exceptions:**

Integer Overflow, Reserved Instruction

**Programming Notes:**

DADDU performs the same arithmetic operation but does not trap on overflow.
Doubleword Add Immediate

<table>
<thead>
<tr>
<th>DADDI</th>
<th>rs</th>
<th>rt</th>
<th>immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>011000</td>
<td>5</td>
<td>5</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:** DADDI rt, rs, immediate

**MIPS64 (MIPS III)**

**Purpose:**
To add a constant to a 64-bit integer. If overflow occurs, then trap.

**Description:** rt ← rs + immediate
The 16-bit signed immediate is added to the 64-bit value in GPR rs to produce a 64-bit result. If the addition results in 64-bit 2’s complement arithmetic overflow, then the destination register is not modified and an Integer Overflow exception occurs. If it does not overflow, the 64-bit result is placed into GPR rt.

**Restrictions:**

**Operation:**

```
temp ← (GPR[rs]63 | GPR[rs]) + sign_extend(immediate)
if (temp64 ≠ temp63) then
    SignalException(IntegerOverflow)
else
    GPR[rd] ← temp63..0
endif
```

**Exceptions:**
Integer Overflow, Reserved Instruction

**Programming Notes:**
DADDIU performs the same arithmetic operation but does not trap on overflow.
### Doubleword Add Immediate Unsigned

**Format:** DADDIU rt, rs, immediate

**MIPS64 (MIPS III)**

**Purpose:**
To add a constant to a 64-bit integer

**Description:** rt ← rs + immediate

The 16-bit signed immediate is added to the 64-bit value in GPR rs and the 64-bit arithmetic result is placed into GPR rt.

No Integer Overflow exception occurs under any circumstances.

**Restrictions:**

**Operation:**

GPR[rt] ← GPR[rs] + sign_extend(immediate)

**Exceptions:**
Reserved Instruction

**Programming Notes:**
The term “unsigned” in the instruction name is a misnomer; this operation is 64-bit modulo arithmetic that does not trap on overflow. It is appropriate for unsigned arithmetic such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
Doubleword Add Unsigned

DADDU

<table>
<thead>
<tr>
<th>Format:</th>
<th>DADDU rd, rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS64 (MIPS III)</td>
<td></td>
</tr>
</tbody>
</table>

| Purpose: |
| To add 64-bit integers |

| Description: | rd ← rs + rt |
| The 64-bit doubleword value in GPR rt is added to the 64-bit value in GPR rs and the 64-bit arithmetic result is placed into GPR rd. |
| No Integer Overflow exception occurs under any circumstances. |

| Restrictions: |
| Operation: |
| GPR[rd] ← GPR[rs] + GPR[rt] |

| Exceptions: |
| Reserved Instruction |

| Programming Notes: |
| The term “unsigned” in the instruction name is a misnomer; this operation is 64-bit modulo arithmetic that does not trap on overflow. It is appropriate for unsigned arithmetic such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic. |
**Count Leading Ones in Doubleword**

<p>| | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
<td>25</td>
<td>21</td>
<td>20</td>
<td>16</td>
<td>15</td>
<td>11</td>
<td>10</td>
<td>6</td>
<td>5</td>
<td>0</td>
</tr>
<tr>
<td>SPECIAL2</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>0000</td>
<td>DCLO</td>
<td>100101</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>011100</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
DCLO rd, rs

**MIPS64**

**Purpose:**  
To count the number of leading ones in a doubleword

**Description:**  
rd ← count_leading_ones rs  
The 64-bit word in GPR rs is scanned from most-significant to least-significant bit. The number of leading ones is counted and the result is written to GPR rd. If all 64 bits were set in GPR rs, the result written to GPR rd is 64.

**Restrictions:**  
To be compliant with the MIPS32 and MIPS64 Architecture, software must place the same GPR number in both the rt and rd fields of the instruction. The operation of the instruction is UNPREDICTABLE if the rt and rd fields of the instruction contain different values.

**Operation:**  
```plaintext
temp <- 64  
for i in 63..0  
  if GPR[rs]i = 1 then  
    temp <- 63 - i  
    break  
  endif  
endfor  
GPR[rd] <- temp
```

**Exceptions:**  
None
Count Leading Zeros in Doubleword

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL2</td>
<td>011100</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rs</td>
<td>6</td>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rt</td>
<td>5</td>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rd</td>
<td>5</td>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>00000</td>
<td>100100</td>
<td>DCLZ</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** DCLZ rd, rs

**Purpose:**
To count the number of leading zeros in a doubleword

**Description:** rd ← count_leading_zeros rs

The 64-bit word in GPR rs is scanned from most significant to least significant bit. The number of leading zeros is counted and the result is written to GPR rd. If no bits were set in GPR rs, the result written to GPR rd is 64.

**Restrictions:**
To be compliant with the MIPS32 and MIPS64 Architecture, software must place the same GPR number in both the rt and rd fields of the instruction. The operation of the instruction is **UNPREDICTABLE** if the rt and rd fields of the instruction contain different values.

**Operation:**
```
temp <- 64
for i in 63..0
    if GPR[rs]i = 0 then
        temp <- 63 - i
        break
    endif
endfor
GPR[rd] <- temp
```

**Exceptions:**
None
Doubleword Divide

<table>
<thead>
<tr>
<th>Format:</th>
<th>DDIV rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To divide 64-bit signed integers</td>
</tr>
<tr>
<td>Description:</td>
<td>(LO, HI) ← rs / rt</td>
</tr>
<tr>
<td>The 64-bit doubleword in GPR rs is divided by the 64-bit doubleword in GPR rt, treating both operands as signed values. The 64-bit quotient is placed into special register LO and the 64-bit remainder is placed into special register HI. No arithmetic exception occurs under any circumstances.</td>
<td></td>
</tr>
<tr>
<td>Restrictions:</td>
<td>If the divisor in GPR rt is zero, the arithmetic result value is UNPREDICTABLE.</td>
</tr>
<tr>
<td>Operation:</td>
<td>LO ← GPR[rs] div GPR[rt]</td>
</tr>
<tr>
<td>HI ← GPR[rs] mod GPR[rt]</td>
<td></td>
</tr>
<tr>
<td>Exceptions:</td>
<td>Reserved Instruction</td>
</tr>
<tr>
<td>Programming Notes:</td>
<td>See “Programming Notes” for the DIV instruction.</td>
</tr>
<tr>
<td>Historical Perspective:</td>
<td>In MIPS III, if either of the two instructions preceding the divide is an MFHI or MFLO, the result of the MFHI or MFLO is UNPREDICTABLE. Reads of the HI or LO special register must be separated from subsequent instructions that write to them by two or more instructions. This restriction was removed in MIPS IV and MIPS32 and all subsequent levels of the architecture.</td>
</tr>
</tbody>
</table>
Doubleword Divide Unsigned

Format:  DDIVU rs, rt

MIPS64 (MIPS III)

Purpose:
To divide 64-bit unsigned integers

Description:  (LO, HI) ← rs / rt

The 64-bit doubleword in GPR rs is divided by the 64-bit doubleword in GPR rt, treating both operands as unsigned values. The 64-bit quotient is placed into special register LO and the 64-bit remainder is placed into special register HI.

No arithmetic exception occurs under any circumstances.

Restrictions:
If the divisor in GPR rt is zero, the arithmetic result value is undefined.

Operation:

q ← (0 || GPR[rs]) div (0 || GPR[rt])

r ← (0 || GPR[rs]) mod (0 || GPR[rt])

LO ← q_{63..0}

HI ← r_{63..0}

Exceptions:
Reserved Instruction

Programming Notes:
See “Programming Notes” for the DIV instruction.

Historical Perspective:
In MIPS III, if either of the two instructions preceding the divide is an MFHI or MFLO, the result of the MFHI or MFLO is UNPREDICTABLE. Reads of the HI or LO special register must be separated from subsequent instructions that write to them by two or more instructions. This restriction was removed in MIPS IV and MIPS32 and all subsequent levels of the architecture.
**Debug Exception Return**

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>DEPC</th>
<th>DERET</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td>000 0000 0000 0000 0000</td>
<td>011111</td>
</tr>
</tbody>
</table>

**Format:** DERET

**Purpose:**
To Return from a debug exception.

**Description:**
DERET returns from Debug Mode and resumes non-debug execution at the instruction whose address is contained in the DEPC register. DERET does not execute the next instruction (i.e. it has no delay slot).

**Restrictions:**
A DERET placed between an LL and SC instruction does not cause the SC to fail.

If the DEPC register with the return address for the DERET was modified by an MTC0 or a DMTC0 instruction, a CP0 hazard exists that must be removed via software insertion of the appropriate number of SSNOP instructions.

The DERET instruction implements a software barrier for all changes in the CP0 state that could affect the fetch and decode of the instruction at the PC to which the DERET returns, such as changes to the effective ASID, user-mode state, and addressing mode.

This instruction is legal only if the processor is executing in Debug Mode. The operation of the processor is UNDEFINED if a DERET is executed in the delay slot of a branch or jump instruction.
Debug Exception Return (cont.)

Operation:

\[
\begin{align*}
\text{Debug}_{DM} & \leftarrow 0 \\
\text{Debug}_{EXI} & \leftarrow 0 \\
\text{if IsMIPS16Implemented()} & \text{ then} \\
& \quad \text{PC} \leftarrow \text{DEPC}_{63..1} \parallel 0 \\
& \quad \text{ISAMode} \leftarrow 0 \parallel \text{DEPC}_{0} \\
\text{else} & \\
& \quad \text{PC} \leftarrow \text{DEPC} \\
\text{endif}
\end{align*}
\]

Exceptions:

Coprocessor Unusable Exception
Reserved Instruction Exception
### Divide Word

**Format:**  DIV rs, rt  

**MIPS32 (MIPS I)**

**Purpose:**
To divide a 32-bit signed integers

**Description:**  
\[(LO, HI) \leftarrow rs / rt\]

The 32-bit word value in GPR \(rs\) is divided by the 32-bit value in GPR \(rt\), treating both operands as signed values. The 32-bit quotient is sign-extended and placed into special register \(LO\) and the 32-bit remainder is sign-extended and placed into special register \(HI\).

No arithmetic exception occurs under any circumstances.

**Restrictions:**
If either GPR \(rt\) or GPR \(rs\) does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is **UNPREDICTABLE**.

If the divisor in GPR \(rt\) is zero, the arithmetic result value is **UNPREDICTABLE**.

**Operation:**
\[
\begin{align*}
\text{if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then} \\
& \text{UNPREDICTABLE} \\
\text{endif} \\
q & \leftarrow \text{GPR[rs]}_{31..0} \text{ div GPR[rt]}_{31..0} \\
LO & \leftarrow \text{sign extend}(q_{31..0}) \\
r & \leftarrow \text{GPR[rs]}_{31..0} \text{ mod GPR[rt]}_{31..0} \\
HI & \leftarrow \text{sign extend}(r_{31..0})
\end{align*}
\]

**Exceptions:**
None

<table>
<thead>
<tr>
<th>Divide Word</th>
<th>DIV</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
</tr>
<tr>
<td>SPECIAL</td>
<td>rs</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>00 00 00 00</th>
<th>DIV</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>5</td>
</tr>
</tbody>
</table>
Programming Notes:

No arithmetic exception occurs under any circumstances. If divide-by-zero or overflow conditions are detected and some action taken, then the divide instruction is typically followed by additional instructions to check for a zero divisor and/or for overflow. If the divide is asynchronous then the zero-divisor check can execute in parallel with the divide. The action taken on either divide-by-zero or overflow is either a convention within the program itself, or more typically within the system software; one possibility is to take a BREAK exception with a code field value to signal the problem to the system software.

As an example, the C programming language in a UNIX® environment expects division by zero to either terminate the program or execute a program-specified signal handler. C does not expect overflow to cause any exceptional condition. If the C compiler uses a divide instruction, it also emits code to test for a zero divisor and execute a BREAK instruction to inform the operating system if a zero is detected.

Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.

In some processors the integer divide operation may proceed asynchronously and allow other CPU instructions to execute before it is complete. An attempt to read LO or HI before the results are written interlocks until the results are ready. Asynchronous execution does not affect the program result, but offers an opportunity for performance improvement by scheduling the divide so that other instructions can execute in parallel.

Historical Perspective:

In MIPS I through MIPS III, if either of the two instructions preceding the divide is an MFHI or MFLO, the result of the MFHI or MFLO is UNPREDICTABLE. Reads of the HI or LO special register must be separated from subsequent instructions that write to them by two or more instructions. This restriction was removed in MIPS IV and MIPS32 and all subsequent levels of the architecture.
Floating Point Divide

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>fmt</td>
<td>ft</td>
<td>fs</td>
<td>fd</td>
<td>DIV</td>
<td>010001</td>
<td>000011</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**

DIV.S fd, fs, ft  
DIV.D fd, fs, ft

**Purpose:**

To divide FP values

**Description:**

\[ fd \leftarrow \frac{fs}{ft} \]

The value in FPR \(fs\) is divided by the value in FPR \(ft\). The result is calculated to infinite precision, rounded according to the current rounding mode in \(FCSR\), and placed into FPR \(fd\). The operands and result are values in format \(fmt\).

**Restrictions:**

The fields \(fs\), \(ft\), and \(fd\) must specify FPRs valid for operands of type \(fmt\); if they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format \(fmt\); if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

**Operation:**

\[
\text{StoreFPR} \ (fd, \ \text{fmt}, \ \text{ValueFPR}(fs, \ \text{fmt}) / \ \text{ValueFPR}(ft, \ \text{fmt}))
\]

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**

Inexact, Invalid Operation, Unimplemented Operation, Division-by-zero, Overflow, Underflow
**Divide Unsigned Word**

<p>| | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
<td>25</td>
<td>21</td>
<td>20</td>
<td>16</td>
<td>15</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>0</td>
<td>00 0000 0000</td>
<td>DIVU</td>
<td>011011</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** DIVU rs, rt

**MIPS32 (MIPS I)**

**Purpose:**
To divide a 32-bit unsigned integers

**Description:** \((LO, HI) \leftarrow rs / rt\)

The 32-bit word value in GPR \(rs\) is divided by the 32-bit value in GPR \(rt\), treating both operands as unsigned values. The 32-bit quotient is sign-extended and placed into special register \(LO\) and the 32-bit remainder is sign-extended and placed into special register \(HI\).

No arithmetic exception occurs under any circumstances.

**Restrictions:**
If either GPR \(rt\) or GPR \(rs\) does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is **UNPREDICTABLE**.

If the divisor in GPR \(rt\) is zero, the arithmetic result value is undefined.

**Operation:**

\[
\text{if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then}
\]

UndefResult();

\[
q \leftarrow (0 || GPR[rs]_{31..0}) \text{ div } (0 || GPR[rt]_{31..0})
\]

\[
r \leftarrow (0 || GPR[rs]_{31..0}) \text{ mod } (0 || GPR[rt]_{31..0})
\]

\[
LO \leftarrow \text{sign_extend}(q_{31..0})
\]

\[
HI \leftarrow \text{sign_extend}(r_{31..0})
\]

**Exceptions:**
None

**Programming Notes:**
See “Programming Notes” for the DIV instruction.

**Historical Perspective:**

In MIPS 1 through MIPS III, if either of the two instructions preceding the divide is an MFHI or MFLO, the result of the MFHI or MFLO is UNPREDICTABLE. Reads of the HI or LO special register must be separated from subsequent instructions that write to them by two or more instructions. This restriction was removed in MIPS IV and MIPS32 and all subsequent levels of the architecture.
Doubleword Move from Coprocessor 0

<table>
<thead>
<tr>
<th>COP0</th>
<th>DMFC0</th>
<th>rt</th>
<th>rd</th>
<th>0</th>
<th>sel</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>000001</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
</tr>
</tbody>
</table>

**Format:**
DMFC0 rt, rd
DMFC0 rt, rd, sel

**Purpose:**
To move the contents of a coprocessor 0 register to a general purpose register (GPR).

**Description:**
rt ← CPR[0, rd, sel]
The contents of the coprocessor 0 register are loaded into GPR rt. Note that not all coprocessor 0 registers support the sel field. In those instances, the sel field must be zero.

**Restrictions:**
The results are **UNPREDICTABLE** if coprocessor 0 does not contain a register as specified by rd and sel, or if the coprocessor 0 register specified by rd and sel is a 32-bit register.

**Operation:**
datadoubleword ← CPR[0, rd, sel]
GPR[rt] ← datadoubleword

**Exceptions:**
Coprocessor Unusable
Reserved Instruction
Doubleword Move from Floating Point

Format: DMFC1 rt,fs

Purpose:
To move a doubleword from an FPR to a GPR.

Description: rt ← fs
The contents of FPR fs are loaded into GPR rt.

Restrictions:

Operation:
\[
\text{datadoubleword} \leftarrow \text{ValueFPR(fs, UNINTERPRETED_DOUBLEWORD)}
\]
\[
\text{GPR}[rt] \leftarrow \text{datadoubleword}
\]

Exceptions:
Coprocessor Unusable
Reserved Instruction

Historical Information:
For MIPS III, the contents of GPR rt are undefined for the instruction immediately following DMFC1.
Doubleword Move from Coprocessor 2

**DMFC2**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>0</th>
<th>3</th>
<th>2</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP2</td>
<td>DMF</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>sel</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010010</td>
<td>00001</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**

DMFC2 rt, rd
DMFC2, rt, rd, sel

**MIPS64**

**Purpose:**

To move a doubleword from a coprocessor 2 register to a GPR.

**Description:**

\[ rt \leftarrow CPR[2, rd, sel] \]

The contents of the coprocessor 2 register specified by the \( rd \) and \( sel \) fields are loaded into GPR \( rt \). Note that not all coprocessor 2 registers may support the \( sel \) field. In those instances, the \( sel \) field must be zero.

**Restrictions:**

The results are **UNPREDICTABLE** if coprocessor 2 does not contain a register as specified by \( rd \) and \( sel \), or if the coprocessor 2 register specified by \( rd \) and \( sel \) is a 32-bit register.

**Operation:**

\[ \text{datadoubleword} \leftarrow CPR[2, rd, sel] \]
\[ \text{GPR}[rt] \leftarrow \text{datadoubleword} \]

**Exceptions:**

Coprocessor Unusable
Reserved Instruction
**Doubleword Move to Coprocessor 0**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>8</th>
<th>3</th>
<th>2</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP0</td>
<td>DMT</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>sel</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010000</td>
<td>00101</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**

- DMTC0 rt, rd
- DMTC0 rt, rd, sel

**Purpose:**

To move a doubleword from a GPR to a coprocessor 0 register.

**Description:**

$\text{CPR}[0, \text{rd}, \text{sel}] \leftarrow \text{rt}$

The contents of GPR $\text{rt}$ are loaded into the coprocessor 0 register specified in the $\text{rd}$ and $\text{sel}$ fields. Note that not all coprocessor 0 registers support the $\text{sel}$ field. In those instances, the $\text{sel}$ field must be zero.

**Restrictions:**

The results are **UNPREDICTABLE** if coprocessor 0 does not contain a register as specified by $\text{rd}$ and $\text{sel}$, or if the coprocessor 0 register specified by $\text{rd}$ and $\text{sel}$ is a 32-bit register.

**Operation:**

- $\text{datadoubleword} \leftarrow \text{GPR}[\text{rt}]$
- $\text{CPR}[0, \text{rd}, \text{sel}] \leftarrow \text{datadoubleword}$

**Exceptions:**

- Coprocessor Unusable
- Reserved Instruction
Doubleword Move to Floating Point

DMTC1

Format:  DMTC1 rt, fs

Purpose:
To copy a doubleword from a GPR to an FPR

Description: fs ← rt
The doubleword contents of FPR fs are placed into FPR fs.

Restrictions:

Operation:

datadoubleword ← GPR{rt}
StoreFPR(fs, UNINTERPRETED_DOUBLEWORD, datadoubleword)

Exceptions:
Coprocessor Unusable
Reserved Instruction

Historical Information:
For MIPS III, the contents of FPR fs are undefined for the instruction immediately following DMTC1.
Doubleword Move to Coprocessor 2

**Format:**
DMTC2 rt, rd
DMTC2 rt, rd, sel

**Purpose:**
To move a doubleword from a GPR to a coprocessor 2 register.

**Description:**
rd ← rt
The contents of GPR rt are loaded into the coprocessor 2 register specified by the rd and sel fields. Note that not all coprocessor 2 registers may support the sel field. In those instances, the sel field must be zero.

**Restrictions:**
The results are UNPREDICTABLE if coprocessor 2 does not contain a register as specified by rd and sel, or if the coprocessor 2 register specified by rd and sel is a 32-bit register.

**Operation:**

\[
\text{datadoubleword} \leftarrow \text{GPR}[rt] \\
\text{CPR}[2, \text{rd, sel}] \leftarrow \text{datadoubleword}
\]

**Exceptions:**
Coprocessor Unusable
Reserved Instruction

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>0</th>
<th>3</th>
<th>2</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP2</td>
<td>DMT</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>0000 000</td>
<td>sel</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010010</td>
<td>00101</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

MIPS64
Doubleword Multiply

<table>
<thead>
<tr>
<th>Format:</th>
<th>DMULT rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To multiply 64-bit signed integers</td>
</tr>
<tr>
<td>Description:</td>
<td>(LO, HI) ← rs × rt</td>
</tr>
<tr>
<td>The 64-bit doubleword value in GPR rt is multiplied by the 64-bit value in GPR rs, treating both operands as signed values, to produce a 128-bit result. The low-order 64-bit doubleword of the result is placed into special register LO, and the high-order 64-bit doubleword is placed into special register HI.</td>
<td></td>
</tr>
<tr>
<td>No arithmetic exception occurs under any circumstances.</td>
<td></td>
</tr>
<tr>
<td>Restrictions:</td>
<td></td>
</tr>
<tr>
<td>Operation:</td>
<td></td>
</tr>
<tr>
<td>prod ← GPR[rs] × GPR[rt]</td>
<td></td>
</tr>
<tr>
<td>LO ← prod_{63..0}</td>
<td></td>
</tr>
<tr>
<td>HI ← prod_{127..64}</td>
<td></td>
</tr>
<tr>
<td>Exceptions:</td>
<td></td>
</tr>
<tr>
<td>Reserved Instruction</td>
<td></td>
</tr>
<tr>
<td>Programming Notes:</td>
<td></td>
</tr>
<tr>
<td>In some processors the integer multiply operation may proceed asynchronously and allow other CPU instructions to execute before it is complete. An attempt to read LO or HI before the results are written interlocks until the results are ready. Asynchronous execution does not affect the program result, but offers an opportunity for performance improvement by scheduling the multiply so that other instructions can execute in parallel.</td>
<td></td>
</tr>
<tr>
<td>Programs that require overflow detection must check for it explicitly.</td>
<td></td>
</tr>
<tr>
<td>Historical Perspective:</td>
<td></td>
</tr>
<tr>
<td>In MIPS III, if either of the two instructions preceding the divide is an MFHI or MFLO, the result of the MFHI or MFLO is UNPREDICTABLE. Reads of the HI or LO special register must be separated from subsequent instructions that write to them by two or more instructions. This restriction was removed in MIPS IV and all subsequent levels of the architecture.</td>
<td></td>
</tr>
</tbody>
</table>
### Doubleword Multiply Unsigned

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
<th>DMULTU</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>0</td>
<td>00000000000</td>
<td>011101</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Format:
DMULTU rs, rt

#### MIPS64 (MIPS III)

#### Purpose:
To multiply 64-bit unsigned integers

#### Description:
\[(LO, HI) \leftarrow rs \times rt\]

The 64-bit doubleword value in GPR \(rt\) is multiplied by the 64-bit value in GPR \(rs\), treating both operands as unsigned values, to produce a 128-bit result. The low-order 64-bit doubleword of the result is placed into special register \(LO\), and the high-order 64-bit doubleword is placed into special register \(HI\). No arithmetic exception occurs under any circumstances.

#### Restrictions:

#### Operation:
\[
\begin{align*}
\text{prod} & \leftarrow (0||GPR[rs]) \times (0||GPR[rt]) \\
LO & \leftarrow \text{prod}_{63..0} \\
HI & \leftarrow \text{prod}_{127..64}
\end{align*}
\]

#### Exceptions:
Reserved Instruction

#### Programming Notes:
In some processors the integer multiply operation may proceed asynchronously and allow other CPU instructions to execute before it is complete. An attempt to read \(LO\) or \(HI\) before the results are written interlocks until the results are ready. Asynchronous execution does not affect the program result, but offers an opportunity for performance improvement by scheduling the multiply so that other instructions can execute in parallel.

Programs that require overflow detection must check for it explicitly.

#### Historical Perspective:
In MIPS III, if either of the two instructions preceding the divide is an MFHI or MFLO, the result of the MFHI or MFLO is UNPREDICTABLE. Reads of the HI or LO special register must be separated from subsequent instructions that write to them by two or more instructions. This restriction was removed in MIPS IV and all subsequent levels of the architecture.
Doubleword Shift Left Logical

**Format:** DSLL rd, rt, sa

**MIPS64 (MIPS III)**

**Purpose:**
To execute a left-shift of a doubleword by a fixed amount—0 to 31 bits

**Description:** rd ← rt << sa

The 64-bit doubleword contents of GPR rt are shifted left, inserting zeros into the emptied bits; the result is placed in GPR rd. The bit-shift amount in the range 0 to 31 is specified by sa.

**Restrictions:**

**Operation:**

\[
s \leftarrow 0 \ || \ sa \\
GPR[rd] \leftarrow GPR[rt](63-s)..0 \ || \ 0^s
\]

**Exceptions:**

Reserved Instruction
Doubleword Shift Left Logical Plus 32

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>0</td>
<td>00000</td>
<td>rt</td>
<td>rd</td>
<td>sa</td>
<td>DSLL32</td>
<td>111100</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** DSLL32 rd, rt, sa

**Purpose:**
To execute a left-shift of a doubleword by a fixed amount—32 to 63 bits

**Description:**
rd ← rt << (sa+32)
The 64-bit doubleword contents of GPR rt are shifted left, inserting zeros into the emptied bits; the result is placed in GPR rd. The bit-shift amount in the range 0 to 31 is specified by sa.

**Restrictions:**

**Operation:**

\[
s ← 1 || sa /* 32+sa */
\]

\[
GPR[rd] ← GPR[rt]_{63-s}..0 || 0^s
\]

**Exceptions:**

Reserved Instruction
Doubleword Shift Left Logical Variable

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>DSLLV</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** DSLLV rd, rt, sa  

**MIPS64 (MIPS III)**

**Purpose:**  
To execute a left-shift of a doubleword by a variable number of bits

**Description:** rd $\leftarrow$ rt $\ll$ rs  

The 64-bit doubleword contents of GPR rt are shifted left, inserting zeros into the emptied bits; the result is placed in GPR rd. The bit-shift amount in the range 0 to 63 is specified by the low-order 6 bits in GPR rs.

**Restrictions:**

**Operation:**

\[
\begin{align*}
s & \leftarrow \text{GPR}[rs]_{5..0} \\
\text{GPR}[rd] & \leftarrow \text{GPR}[rt]_{(63-s)..0} \mid | 0^s
\end{align*}
\]

**Exceptions:**  
Reserved Instruction
### Doubleword Shift Right Arithmetic

**Format:** DSRA \( rd, rt, sa \)

**MIPS64 (MIPS III)**

**Purpose:**
To execute an arithmetic right-shift of a doubleword by a fixed amount—0 to 31 bits

**Description:**
\[ rd \leftarrow rt >> sa \] (arithmetic)

The 64-bit doubleword contents of GPR \( rt \) are shifted right, duplicating the sign bit (63) into the emptied bits; the result is placed in GPR \( rd \). The bit-shift amount in the range 0 to 31 is specified by \( sa \).

**Restrictions:**

**Operation:**
\[
\begin{align*}
  s &\leftarrow 0 \ || \ sa \\
  GPR[rd] &\leftarrow (GPR[rt]_{63})^s \ || \ GPR[rt]_{63..s}
\end{align*}
\]

**Exceptions:**

Reserved Instruction
### Doubleword Shift Right Arithmetic Plus 32

**Format:** DSRA32   rd, rt, sa  

**Purpose:**
To execute an arithmetic right-shift of a doubleword by a fixed amount—32 to 63 bits

**Description:**
\[
rd \leftarrow rt \gg (sa + 32) \quad \text{(arithmetic)}
\]
The doubleword contents of GPR \( rt \) are shifted right, duplicating the sign bit (63) into the emptied bits; the result is placed in GPR \( rd \). The bit-shift amount in the range 32 to 63 is specified by \( sa + 32 \).

**Restrictions:**

**Operation:**
\[
s \leftarrow 1 \ || \ sa \quad /* \ 32+sa */ \\
GPR[rd] \leftarrow (GPR[rt]_{63})^s \ || \ GPR[rt]_{63..}
\]

**Exceptions:**
Reserved Instruction
### Doubleword Shift Right Arithmetic Variable

**Format:** DSRAV rd, rt, sa  
**MIPS64 (MIPS III)**

**Purpose:**  
To execute an arithmetic right-shift of a doubleword by a variable number of bits

**Description:** rd ← rt >> rs (arithmetic)  
The doubleword contents of GPR rt are shifted right, duplicating the sign bit (63) into the emptied bits; the result is placed in GPR rd. The bit-shift amount in the range 0 to 63 is specified by the low-order 6 bits in GPR rs.

**Restrictions:**

**Operation:**

\[
s ← \text{GPR}[rs]_{5..0} \\
\text{GPR}[rd] ← (\text{GPR}[rt]_{63})^s || \text{GPR}[rt]_{63..s}
\]

**Exceptions:**  
Reserved Instruction
Doubleword Shift Right Logical

Format: DSRL rd, rt, sa

MIPS64 (MIPS III)

Purpose:
To execute a logical right-shift of a doubleword by a fixed amount—0 to 31 bits

Description: \( rd \leftarrow rt \gg sa \) (logical)

The doubleword contents of GPR \( rt \) are shifted right, inserting zeros into the emptied bits; the result is placed in GPR \( rd \). The bit-shift amount in the range 0 to 31 is specified by \( sa \).

Restrictions:

Operation:

\[
\begin{align*}
    s & \leftarrow 0 || sa \\
    \text{GPR}[rd] & \leftarrow 0^s || \text{GPR}[rt]_{63..s}
\end{align*}
\]

Exceptions:

Reserved Instruction
Doubleword Shift Right Logical Plus 32

Format: DSRL32  rd, rt, sa  
MIPS64 (MIPS III)

Purpose:
To execute a logical right-shift of a doubleword by a fixed amount—32 to 63 bits

Description: rd ← rt >> (sa+32)  (logical)
The 64-bit doubleword contents of GPR rt are shifted right, inserting zeros into the emptied bits; the result is placed in GPR rd. The bit-shift amount in the range 32 to 63 is specified by sa+32.

Restrictions:

Operation:

s ← 1 || sa /* 32+sa */
GPR[rd] ← 0s || GPR[rt]63..s

Exceptions:
Reserved Instruction
Doubleword Shift Right Logical Variable

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00000</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>6</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** DSRLV rd, rt, rs

**MIPS64 (MIPS III)**

**Purpose:**
To execute a logical right-shift of a doubleword by a variable number of bits

**Description:** rd ← rt >> rs (logical)

The 64-bit doubleword contents of GPR rt are shifted right, inserting zeros into the emptied bits; the result is placed in GPR rd. The bit-shift amount in the range 0 to 63 is specified by the low-order 6 bits in GPR rs.

**Restrictions:**

**Operation:**

\[
\begin{align*}
&\text{s} \leftarrow \text{GPR[rs]}_{5..0} \\
&\text{GPR[rd]} \leftarrow 0^s \parallel \text{GPR[rt]}_{63..s}
\end{align*}
\]

**Exceptions:**

Reserved Instruction
**Doubleword Subtract**

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>0000</td>
<td>DSUB</td>
<td>101110</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** DSUB rd, rs, rt

**Purpose:**
To subtract 64-bit integers; trap on overflow

**Description:** rd ← rs - rt

The 64-bit doubleword value in GPR rt is subtracted from the 64-bit value in GPR rs to produce a 64-bit result. If the subtraction results in 64-bit 2’s complement arithmetic overflow, then the destination register is not modified and an Integer Overflow exception occurs. If it does not overflow, the 64-bit result is placed into GPR rd.

**Restrictions:**

**Operation:**

\[
temp \leftarrow (GPR\{rs\}_{63} \mid GPR\{rs\}) - (GPR\{rt\}_{63} \mid GPR\{rt\})
\]

if (temp_{64} ≠ temp_{63}) then
   SignalException(IntegerOverflow)
else
   GPR[rd] ← temp_{63}.0
endif

**Exceptions:**

Integer Overflow, Reserved Instruction

**Programming Notes:**

DSUBU performs the same arithmetic operation but does not trap on overflow.
DSUBU

Format: \texttt{DSUBU \texttt{rd}, \texttt{rs}, \texttt{rt}}

MIPS64 (MIPS III)

Purpose:
To subtract 64-bit integers

Description: \( \texttt{rd} \leftarrow \texttt{rs} - \texttt{rt} \)

The 64-bit doubleword value in GPR \( \texttt{rt} \) is subtracted from the 64-bit value in GPR \( \texttt{rs} \) and the 64-bit arithmetic result is placed into GPR \( \texttt{rd} \).

No Integer Overflow exception occurs under any circumstances.

Restrictions:

Operation: 64-bit processors

\[
\text{GPR[rd]} \leftarrow \text{GPR[rs]} - \text{GPR[rt]}
\]

Exceptions:
Reserved Instruction

Programming Notes:
The term "unsigned" in the instruction name is a misnomer; this operation is 64-bit modulo arithmetic that does not trap on overflow. It is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
ERET

**Format:** ERET

**Purpose:**
To return from interrupt, exception, or error trap.

**Description:**
ERET returns to the interrupted instruction at the completion of interrupt, exception, or error trap processing. ERET does not execute the next instruction (i.e., it has no delay slot).

**Restrictions:**
The operation of the processor is **UNDEFINED** if an ERET is executed in the delay slot of a branch or jump instruction.

An ERET placed between an LL and SC instruction will always cause the SC to fail.

ERET implements a software barrier for all changes in the CP0 state that could affect the fetch and decode of the instruction at the PC to which the ERET returns, such as changes to the effective ASID, user-mode state, and addressing mode.

**Operation:**

```plaintext
if Status_{ERL} = 1 then
    temp ← ErrorEPC
    Status_{ERL} ← 0
else
    temp ← EPC
    Status_{EXL} ← 0
endif
if IsMIPS16Implemented() then
    PC ← temp_{63..1} || 0
    ISAMode ← temp_0
else
    PC ← temp
endif
LLbit ← 0
```

**Exceptions:**
- Coprocessor Unusable Exception
Floating Point Floor Convert to Long Fixed Point

<table>
<thead>
<tr>
<th>Format:</th>
<th>FLOOR.L.S fd, fs</th>
<th>FLOOR.L.D fd, fs</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS64 (MIPS III)</td>
<td>MIPS64 (MIPS III)</td>
<td>MIPS64 (MIPS III)</td>
</tr>
</tbody>
</table>

**Purpose:**
To convert an FP value to 64-bit fixed point, rounding down

**Description:**
\[ fd \leftarrow \text{convert\_and\_round}(fs) \]
The value in FPR \( fs \), in format \( fmt \), is converted to a value in 64-bit long fixed point format and rounded toward \(-\infty\) (rounding mode 3). The result is placed in FPR \( fd \).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{63}\) to \(2^{63}-1\), the result cannot be represented correctly, an IEEE Invalid Operation condition exists, and the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to \( fd \) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{63}-1\), is written to \( fd \).

**Restrictions:**
The fields \( fs \) and \( fd \) must specify valid FPRs—\( fs \) for type \( fmt \) and \( fd \) for long fixed point—if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \( fmt \); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**
\[ \text{StoreFPR}(fd, L, \text{ConvertFmt}(\text{ValueFPR}(fs, fmt), fmt, L)) \]
Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Invalid Operation, Unimplemented Operation, Inexact, Overflow
Floating Point Floor Convert to Word Fixed Point

FLOOR.W.fmt

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>fmt</td>
<td>0</td>
<td>fs</td>
<td>fd</td>
<td>FLOOR.W</td>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>001111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**

FLOOR.W.S fd, fs  
FLOOR.W.D fd, fs  
MIPS32 (MIPS II)  
MIPS32 (MIPS II)

**Purpose:**

To convert an FP value to 32-bit fixed point, rounding down

**Description:**

\[ fd \leftarrow \text{convert\_and\_round}(fs) \]

The value in FPR \( fs \), in format \( fmt \), is converted to a value in 32-bit word fixed point format and rounded toward \(-\infty\) (rounding mode 3). The result is placed in FPR \( fd \).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{31}\) to \(2^{31}-1\), the result cannot be represented correctly, an IEEE Invalid Operation condition exists, and the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to \( fd \) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{31}-1\), is written to \( fd \).

**Restrictions:**

The fields \( fs \) and \( fd \) must specify valid FPRs—\( fs \) for type \( fmt \) and \( fd \) for word fixed point—if they are not valid, the result is **UNPREDICTABLE**.

The operand must be a value in format \( fmt \); if it is not, the result is **UNPREDICTABLE** and the value of the operand FPR becomes **UNPREDICTABLE**.

**Operation:**

\[
\text{StoreFPR}(fd, W, \text{ConvertFmt}(\text{ValueFPR}(fs, fmt), fmt, W))
\]

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**

Invalid Operation, Unimplemented Operation, Inexact, Overflow
Jump

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>J</td>
<td>000010</td>
<td>instr_index</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>26</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: \( J \) target

MIPS32 (MIPS I)

Purpose:
To branch within the current 256 MB-aligned region

Description:
This is a PC-region branch (not PC-relative); the effective target address is in the “current” 256 MB-aligned region. The low 28 bits of the target address is the \( \text{instr} \text{\_index} \) field shifted left 2 bits. The remaining upper bits are the corresponding bits of the address of the instruction in the delay slot (not the branch itself).

Jump to the effective target address. Execute the instruction that follows the jump, in the branch delay slot, before executing the jump itself.

Restrictions:
Processor operation is \textit{UNPREDICTABLE} if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
\[
I:
I+1: PC \leftarrow PC_{GPRLEN..28} || \text{instr}_\text{index} || \text{0}^2
\]

Exceptions:
None

Programming Notes:
Forming the branch target address by catenating PC and index bits rather than adding a signed offset to the PC is an advantage if all program code addresses fit into a 256 MB region aligned on a 256 MB boundary. It allows a branch from anywhere in the region to anywhere in the region, an action not allowed by a signed relative offset.

This definition creates the following boundary case: When the jump instruction is in the last word of a 256 MB region, it can branch only to the following 256 MB region containing the branch delay slot.
Jump and Link

JAL

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>JAL</td>
<td>000011</td>
<td>instr_index</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>26</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: JAL target

Purpose:
To execute a procedure call within the current 256 MB-aligned region

Description:
Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, at which location execution continues after a procedure call.

This is a PC-region branch (not PC-relative); the effective target address is in the “current” 256 MB-aligned region. The low 28 bits of the target address is the instr_index field shifted left 2 bits. The remaining upper bits are the corresponding bits of the address of the instruction in the delay slot (not the branch itself).

Jump to the effective target address. Execute the instruction that follows the jump, in the branch delay slot, before executing the jump itself.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:

\[ \text{I: GPR}[31] \leftarrow \text{PC} + 8 \]
\[ \text{I+1:PC} \leftarrow \text{PC}_{\text{GPRLEN}..28} \ || \text{instr_index} \ || 0^2 \]

Exceptions:
None

Programming Notes:
Forming the branch target address by catenating PC and index bits rather than adding a signed offset to the PC is an advantage if all program code addresses fit into a 256 MB region aligned on a 256 MB boundary. It allows a branch from anywhere in the region to anywhere in the region, an action not allowed by a signed relative offset.

This definition creates the following boundary case: When the branch instruction is in the last word of a 256 MB region, it can branch only to the following 256 MB region containing the branch delay slot.
Jump and Link Register

**JALR**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>0</td>
<td>rd</td>
<td>hint</td>
<td>JALR</td>
<td>000000</td>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td>001001</td>
<td></td>
</tr>
</tbody>
</table>

**Format:**
- JALR rs (rd = 31 implied)
- JALR rd, rs

**MIPS32 (MIPS I)**
- MIPS32 (MIPS I)

**Purpose:**
To execute a procedure call to an instruction address in a register

**Description:**
rd ← return_addr, PC ← rs

Place the return address link in GPR rd. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

*For processors that do not implement the MIPS16 ASE:*

- Jump to the effective target address in GPR rs. Execute the instruction that follows the jump, in the branch delay slot, before executing the jump itself.

*For processors that do implement the MIPS16 ASE:*

- Jump to the effective target address in GPR rs. Set the **ISA Mode** bit to the value in GPR rs bit 0. Bit 0 of the target address is always zero so that no Address Exceptions occur when bit 0 of the source register is one.

At this time the only defined hint field value is 0, which sets default handling of JALR. Future versions of the architecture may define additional hint values.

**Restrictions:**
Register specifiers rs and rd must not be equal, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is undefined. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

The effective target address in GPR rs must be naturally-aligned. For processors that do not implement the MIPS16 ASE, if either of the two least-significant bits are not zero, an Address Error exception occurs when the branch target is subsequently fetched as an instruction. For processors that do implement the MIPS16 ASE, if bit 0 is zero and bit 1 is one, an Address Error exception occurs when the jump target is subsequently fetched as an instruction.

Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.
Jump and Link Register, cont.

**Operation:**

\[
\begin{align*}
I: & \quad \text{temp} \leftarrow \text{GPR}[rs] \\
& \quad \text{GPR}[rd] \leftarrow \text{PC} + 8 \\
I+1: & \quad \text{if Config}_{1\text{CA}} = 0 \text{ then} \\
& \quad \quad \text{PC} \leftarrow \text{temp} \\
& \quad \quad \text{else} \\
& \quad \quad \quad \text{PC} \leftarrow \text{temp}_{\text{GPRLEN-1..1}} \mid \mid 0 \\
& \quad \quad \quad \text{ISAMode} \leftarrow \text{temp}_0 \\
& \quad \quad \text{endif}
\end{align*}
\]

**Exceptions:**

None

**Programming Notes:**

This is the only branch-and-link instruction that can select a register for the return link; all other link instructions use GPR 31. The default register for GPR \( rd \), if omitted in the assembly language instruction, is GPR 31.
Jump Register

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>0</td>
<td>hint</td>
<td>JR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>00 0000 0000</td>
<td>001000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{JR} \ \text{rs} \)  

**MIPS32 (MIPS I)**

**Purpose:**
To execute a branch to an instruction address in a register

**Description:** \( \text{PC} \leftarrow \text{rs} \)
Jump to the effective target address in GPR \( \text{rs} \). Execute the instruction following the jump, in the branch delay slot, before jumping.

For processors that implement the MIPS16 ASE, set the \textit{ISA Mode} bit to the value in GPR \( \text{rs} \) bit 0. Bit 0 of the target address is always zero so that no Address Exceptions occur when bit 0 of the source register is one.

**Restrictions:**
The effective target address in GPR \( \text{rs} \) must be naturally-aligned. For processors that do not implement the MIPS16 ASE, if either of the two least-significant bits are not zero, an Address Error exception occurs when the branch target is subsequently fetched as an instruction. For processors that do implement the MIPS16 ASE, if bit 0 is zero and bit 1 is one, an Address Error exception occurs when the jump target is subsequently fetched as an instruction.

At this time the only defined hint field value is 0, which sets default handling of JR. Future versions of the architecture may define additional hint values.

Processor operation is \textbf{UNPREDICTABLE} if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[
\begin{align*}
\text{I: } & \text{temp} \leftarrow \text{GPR[rs]} \\
\text{I+1: } & \text{if Config1CA = 0 then} \\
& \text{PC} \leftarrow \text{temp} \\
& \text{else} \\
& \text{PC} \leftarrow \text{temp_{GPRLEN-1..1} || 0} \\
& \text{ISAMode} \leftarrow \text{temp_0} \\
& \text{endif}
\end{align*}
\]

**Exceptions:**
None

[162] MIPS64™ Architecture For Programmers Volume II, Revision 0.95
Programming Notes:

Software should use the value 31 for the rs field of the instruction word on return from a JAL, JALR, or BGEZAL, and should use a value other than 31 for remaining uses of JR.
Load Byte

**Format:** \( \text{LB } rt, \ offset(\text{base}) \)

**MIPS32 (MIPS I)**

**Purpose:**
To load a byte from memory as a signed value

**Description:** \( rt \leftarrow \text{memory[base+offset]} \)

The contents of the 8-bit byte at the memory location specified by the effective address are fetched, sign-extended, and placed in GPR \( rt \). The 16-bit signed \( offset \) is added to the contents of GPR \( base \) to form the effective address.

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR[base]} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} || (\text{pAddr}_{2..0} \text{xor ReverseEndian}^3) \\
\text{memdoubleword} & \leftarrow \text{LoadMemory (CCA, BYTE, pAddr, vAddr, DATA)} \\
\text{byte} & \leftarrow \text{vAddr}_{2..0} \text{xor BigEndianCPU}^3 \\
\text{GPR[rt]} & \leftarrow \text{sign\_extend}(\text{memdoubleword}_{7:8*\text{byte}..8*\text{byte}})
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, Address Error
Load Byte Unsigned

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LBU</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100100</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LBU rt, offset(base)

**MIPS32 (MIPS I)**

**Purpose:**
To load a byte from memory as an unsigned value

**Description:** rt ← memory[base+offset]

The contents of the 8-bit byte at the memory location specified by the effective address are fetched, zero-extended, and placed in GPR rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**
None

**Operation:**

\[
\text{vAddr} \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR[base]}
\]

\[
\text{pAddr} \leftarrow \text{pAddr\_PSIZE-1..3 || (pAddr\_2..0 xor ReverseEndian^3)}
\]

\[
\text{mem\_doubleword} \leftarrow \text{LoadMemory (CCA, BYTE, pAddr, vAddr, DATA)}
\]

\[
\text{byte} \leftarrow \text{vAddr\_2..0 xor BigEndianCPU^3}
\]

\[
\text{GPR[rt]} \leftarrow \text{zero\_extend(mem\_doubleword\_8*byte..8*byte)}
\]

**Exceptions:**

TLB Refill, TLB Invalid, Address Error
Load Doubleword

Format:  \text{LD } rt, \text{offset(base)}

MIPS64 (MIPS III)

Purpose:
To load a doubleword from memory

Description:  \( rt \leftarrow \text{memory[base+offset]} \)

The contents of the 64-bit doubleword at the memory location specified by the aligned effective address are fetched and placed in GPR \( rt \). The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

Restrictions:
The effective address must be naturally-aligned. If any of the 3 least-significant bits of the address is non-zero, an Address Error exception occurs.

Operation:

\[
\begin{align*}
\text{vAddr} &\leftarrow \text{sign_extend(\text{offset}) + } \text{GPR[base]} \\
\text{if vAddr}_{2:0} &\neq 0^3 \text{ then} \\
&\quad \text{SignalException(AddressError)} \\
\text{endif} \\
(p\text{Addr}, CCA) &\leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\
\text{memdoubleword} &\leftarrow \text{LoadMemory (CCA, DOUBLEWORD, p\text{Addr}, vAddr, DATA)} \\
\text{GPR[rt]} &\leftarrow \text{memdoubleword}
\end{align*}
\]

Exceptions:
TLB Refill, TLB Invalid, Bus Error, Address Error, Reserved Instruction
Load Doubleword to Floating Point

**LDC1**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LDC1</td>
<td>base</td>
<td>ft</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>110101</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LDC1 ft, offset(base)

**Purpose:**
To load a doubleword from memory to an FPR

**Description:**
ft ← memory[base+offset]

The contents of the 64-bit doubleword at the memory location specified by the aligned effective address are fetched and placed in FPR ft. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**
An Address Error exception occurs if EffectiveAddress[2..0] ≠ 0 (not doubleword-aligned).

**Operation:**

vAddr ← sign_extend(offset) + GPR[base]
if vAddr[2..0] ≠ 0
   SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
memdoubleword ← LoadMemory(CCA, DOUBLEWORD, pAddr, vAddr, DATA)
StoreFPR(ft, UNINTERPRETED_DOUBLEWORD, memdoubleword)

**Exceptions:**
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, Address Error
### Load Doubleword to Coprocessor 2 (LDC2)

**Format:**  LDC2  rt, offset(base)

**Purpose:**
To load a doubleword from memory to a Coprocessor 2 register

**Description:**
rt ← memory[base+offset]

The contents of the 64-bit doubleword at the memory location specified by the aligned effective address are fetched and placed in Coprocessor 2 register rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**
An Address Error exception occurs if EffectiveAddress2..0 ≠ 0 (not doubleword-aligned).

**Operation:**

```plaintext
vAddr ← sign_extend(offset) + GPR[base]
if vAddr2..0 ≠ 03 then SignalException(AddressError) endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD)
memdoubleword ← LoadMemory(CCA, DOUBLEWORD, pAddr, vAddr, DATA)
CPR[2,rt,0] ← memdoubleword
```

**Exceptions:**
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, Address Error
LDL Format:

LDL rt, offset(base)

MIPS64 (MIPS III)

Purpose:
To load the most-significant part of a doubleword from an unaligned memory address

Description:
rt ← rt MERGE memory[base+offset]

The 16-bit signed offset is added to the contents of GPR base to form an effective address (EffAddr). EffAddr is the address of the most-significant of 8 consecutive bytes forming a doubleword (DW) in memory, starting at an arbitrary byte boundary.

A part of DW, the most-significant 1 to 8 bytes, is in the aligned doubleword containing EffAddr. This part of DW is loaded appropriately into the most-significant (left) part of GPR rt, leaving the remainder of GPR rt unchanged.

Figure 3-3 Unaligned Doubleword Load Using LDL and LDR

Figure 3-3 illustrates this operation for big-endian byte ordering. The 8 consecutive bytes in 2..9 form an unaligned doubleword starting at location 2. A part of DW, 6 bytes, is located in the aligned doubleword starting with the most-significant byte at 2. LDL first loads these 6 bytes into the left part of the destination register and leaves the remainder of the destination unchanged. The complementary LDR next loads the remainder of the unaligned doubleword.
The bytes loaded from memory to the destination register depend on both the offset of the effective address within an aligned doubleword—the low 3 bits of the address (vAddr2..0)—and the current byte-ordering mode of the processor (big- or little-endian). Figure 3-4 shows the bytes loaded for every combination of offset and byte ordering.

**Figure 3-4 Bytes Loaded by LDL Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets (vAddr2..0)</th>
<th>Initial contents of Destination Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>most — significance — least</td>
<td>m — s — l — o — p — n — m — l — k — j</td>
</tr>
<tr>
<td>0 1 2 3 4 5 6 7 ←big-endian</td>
<td>a b c d e f g h</td>
</tr>
<tr>
<td>7 6 5 4 3 2 1 0 ←little-endian offset</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Destination register contents after instruction (shaded is unchanged)</th>
<th>vAddr2..0</th>
<th>Little-endian byte ordering</th>
</tr>
</thead>
<tbody>
<tr>
<td>I J K L M N O P</td>
<td>0</td>
<td>P b c d e f g h</td>
</tr>
<tr>
<td>J K L M N O P h</td>
<td>1</td>
<td>O P c d e f g h</td>
</tr>
<tr>
<td>K L M N O P g h</td>
<td>2</td>
<td>N O P d e f g h</td>
</tr>
<tr>
<td>L M N O P f g h</td>
<td>3</td>
<td>M N O P e f g h</td>
</tr>
<tr>
<td>M N O P e f g h</td>
<td>4</td>
<td>L M N O P f g h</td>
</tr>
<tr>
<td>N O P d e f g h</td>
<td>5</td>
<td>K L M N O P g h</td>
</tr>
<tr>
<td>O P c d e f g h</td>
<td>6</td>
<td>J K L M N O P h</td>
</tr>
<tr>
<td>P b c d e f g h</td>
<td>7</td>
<td>I J K L M N O P</td>
</tr>
</tbody>
</table>

**Restrictions:**

**Operation:**

\[ vAddr \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR[base]} \]
\[ (\text{pAddr, CCA}) \leftarrow \text{AddressTranslation} (vAddr, \text{DATA, LOAD}) \]
\[ \text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} \oplus (\text{pAddr}_{2..0} \text{xor ReverseEndian}^3) \]
\[ \text{if BigEndianMem} = 0 \text{ then} \]
\[ \text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} \oplus 0^3 \]
\[ \text{endif} \]
\[ \text{byte} \leftarrow vAddr_{2..0} \text{xor BigEndianCPU}^3 \]
\[ \text{memdoubleword} \leftarrow \text{LoadMemory} (\text{CCA, byte, pAddr, vAddr, DATA}) \]
\[ \text{GPR[rt]} \leftarrow \text{memdoubleword}_{7+8*\text{byte}..0} \oplus \text{GPR[rt]}_{55-8*\text{byte}..0} \]

**Exceptions:**

TLB Refill, TLB Invalid, Bus Error, Address Error, Reserved Instruction
**LDR**

### Format:

\[ \text{LDR } rt, \text{ offset(base) } \]

### MIPS64 (MIPS III)

### Purpose:

To load the least-significant part of a doubleword from an unaligned memory address

### Description:

\[ rt \leftarrow rt \text{ MERGE memory}[\text{base} + \text{offset}] \]

The 16-bit signed offset is added to the contents of GPR base to form an effective address (EffAddr). EffAddr is the address of the least-significant of 8 consecutive bytes forming a doubleword (DW) in memory, starting at an arbitrary byte boundary.

A part of DW, the least-significant 1 to 8 bytes, is in the aligned doubleword containing EffAddr. This part of DW is loaded appropriately into the least-significant (right) part of GPR rt leaving the remainder of GPR rt unchanged.

Figure 3-5 illustrates this operation for big-endian byte ordering. The 8 consecutive bytes in 2..9 form an unaligned doubleword starting at location 2. Two bytes of the DW are located in the aligned doubleword containing the least-significant byte at 9. LDR first loads these 2 bytes into the right part of the destination register, and leaves the remainder of the destination unchanged. The complementary LDL next loads the remainder of the unaligned doubleword.

**Figure 3-5 Unaligned Doubleword Load Using LDR and LDL**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rt</td>
<td></td>
<td></td>
</tr>
<tr>
<td>011011</td>
<td>base</td>
<td>rt</td>
<td></td>
<td></td>
<td>offset</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Doubleword at byte 2 in big-endian memory; each memory byte contains its own address

- GPR 24 initial contents
- GPR 24 after LDL \$24, 2 (\$0)
- GPR 24 after LDR \$24, 9 (\$0)
The bytes loaded from memory to the destination register depend on both the offset of the effective address within an aligned doubleword—the low 3 bits of the address (vAddr2..0)—and the current byte-ordering mode of the processor (big- or little-endian).

Figure 3-6 shows the bytes loaded for every combination of offset and byte ordering.

**Figure 3-6 Bytes Loaded by LDR Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets (vAddr2..0)</th>
<th>Initial contents of Destination Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3 4 5 6 7 ← big-endian</td>
<td>a b c d e f g h</td>
</tr>
<tr>
<td>7 6 5 4 3 2 1 0 ← little-endian offset</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Big-endian byte ordering</th>
<th>vAddr2..0</th>
<th>Little-endian byte ordering</th>
</tr>
</thead>
<tbody>
<tr>
<td>a b c d e f g I</td>
<td>0</td>
<td>I J K L M N O P</td>
</tr>
<tr>
<td>a b c d e f I J</td>
<td>1</td>
<td>a I J K L M N O</td>
</tr>
<tr>
<td>a b c d e I J K</td>
<td>2</td>
<td>a b I J K L M N</td>
</tr>
<tr>
<td>a b c d I J K L</td>
<td>3</td>
<td>a b c I J K L M</td>
</tr>
<tr>
<td>a b c I J K L M</td>
<td>4</td>
<td>a b c d I J K L</td>
</tr>
<tr>
<td>a b I J K L M N</td>
<td>5</td>
<td>a b c d e I J K</td>
</tr>
<tr>
<td>a I J K L M N O</td>
<td>6</td>
<td>a b c d e f I J</td>
</tr>
<tr>
<td>I J K L M N O P</td>
<td>7</td>
<td>a b c d e f g I</td>
</tr>
</tbody>
</table>

**Restrictions:**
Load Doubleword Right (cont.)

Operation: 64-bit processors

\[ \text{vAddr} \leftarrow \text{sign\_extend} (\text{offset}) + \text{GPR}[\text{base}] \]
\[ (\text{pAddr}, \text{CCA}) \leftarrow \text{AddressTranslation} (\text{vAddr}, \text{DATA}, \text{LOAD}) \]
\[ \text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} || (\text{pAddr}_{2..0} \ xor \ \text{ReverseEndian}^3) \]
\[ \text{if BigEndianMem} = 1 \text{ then} \]
\[ \text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} || 0^3 \]
\[ \text{endif} \]
\[ \text{byte} \leftarrow \text{vAddr}_{2..0} \ xor \ \text{BigEndianCPU}^3 \]
\[ \text{memdoubleword} \leftarrow \text{LoadMemory} (\text{CCA, byte, pAddr, vAddr, DATA}) \]
\[ \text{GPR}[rt] \leftarrow \text{GPR}[rt]_{63..64-8*\text{byte}} || \text{memdoubleword}_{63..8*\text{byte}} \]

Exceptions:
TLB Refill, TLB Invalid, Bus Error, Address Error, Reserved Instruction
Load Doubleword Indexed to Floating Point

**Format:**  
LDXC1 fd, index(base)  

**Purpose:**  
To load a doubleword from memory to an FPR (GPR+GPR addressing)  

**Description:**  
fd ← memory[base+index]  
The contents of the 64-bit doubleword at the memory location specified by the aligned effective address are fetched and placed in FPR \( fd \). The contents of GPR \( index \) and GPR \( base \) are added to form the effective address.  

**Restrictions:**  
An Address Error exception occurs if EffectiveAddress\(_{2..0} \neq 0 \) (not doubleword-aligned).  

**Operation:**  
\[
\begin{align*}
vAddr & \leftarrow GPR[base] + GPR[index] 
& \quad \text{if } vAddr\_{2..0} \neq 0^3 \text{ then } \text{SignalException(AddressError) endif}
& \quad \text{AddressTranslation (vAddr, DATA, LOAD)}
& \quad \text{memdoubleword} \leftarrow \text{LoadMemory(CCA, DOUBLEWORD, pAddr, vAddr, DATA)}
& \quad \text{StoreFPR (fd, UNINTERPRETED_DOUBLEWORD, memdoubleword)}
\end{align*}
\]

**Exceptions:**  
TLB Refill, TLB Invalid, Address Error, Reserved Instruction, Coprocessor Unusable
Load Halfword

### Format:
LH rt, offset(base)

### Purpose:
To load a halfword from memory as a signed value

### Description:
\( rt \leftarrow \text{memory}[\text{base} + \text{offset}] \)

The contents of the 16-bit halfword at the memory location specified by the aligned effective address are fetched, sign-extended, and placed in GPR \( rt \). The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

### Restrictions:
The effective address must be naturally-aligned. If the least-significant bit of the address is non-zero, an Address Error exception occurs.

### Operation:

\[
\begin{align*}
vAddr & \leftarrow \text{sign} \_ \text{extend}(\text{offset}) + \text{GPR}[\text{base}] \\
\text{if } & vAddr_0 \neq 0 \text{ then} \\
& \text{SignalException(AddressError)} \\
\text{endif} \\
(pAddr, CCA) & \leftarrow \text{AddressTranslation } (vAddr, \text{DATA}, \text{LOAD}) \\
pAddr & \leftarrow pAddr_{\text{PSIZE}-1..3} \mid (pAddr_{2..0} \text{xor } (\text{ReverseEndian}^2 \mid 0)) \\
\text{memdoubleword} & \leftarrow \text{LoadMemory } (CCA, \text{HALFWORD}, pAddr, vAddr, \text{DATA}) \\
byte & \leftarrow vAddr_{2..0} \text{xor } (\text{BigEndianCPU}^2 \mid 0) \\
\text{GPR}[rt] & \leftarrow \text{sign} \_ \text{extend}(\text{memdoubleword}_{15+8*\text{byte}..8*\text{byte}})
\end{align*}
\]

### Exceptions:
TLB Refill, TLB Invalid, Bus Error, Address Error
### Load Halfword Unsigned

#### LHU

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LHU</td>
<td>base</td>
<td>rt</td>
<td></td>
<td></td>
<td>offset</td>
<td></td>
<td></td>
</tr>
<tr>
<td>100101</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LHU rt, offset(base)

**Purpose:**
To load a halfword from memory as an unsigned value

**Description:** rt ← memory[base+offset]

The contents of the 16-bit halfword at the memory location specified by the aligned effective address are fetched, zero-extended, and placed in GPR rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If the least-significant bit of the address is non-zero, an Address Error exception occurs.

**Operation:**

```plaintext
vAddr ← sign_extend(offset) + GPR[base]
if vAddr_0 ≠ 0 then
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
pAddr ← pAddr_{PSIZE-1..3} iii (pAddr_{2..0} xor (ReverseEndian^2 || 0))
memdoubleword ← LoadMemory (CCA, HALFWORD, pAddr, vAddr, DATA)
byte ← vAddr_{2..0} xor (BigEndianCPU^2 || 0)
GPR[rt] ← zero_extend(memdoubleword_{15+8*byte..8*byte})
```

**Exceptions:**
TLB Refill, TLB Invalid, Address Error
Load Linked Word

**Format:** \texttt{LL rt, offset(base)}

**Purpose:**
To load a word from memory for an atomic read-modify-write

**Description:** \[ rt \leftarrow \text{memory[base+offset]} \]

The LL and SC instructions provide the primitives to implement atomic read-modify-write (RMW) operations for cached memory locations.

The 16-bit signed \texttt{offset} is added to the contents of GPR \texttt{base} to form an effective address. The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched, sign-extended to the GPR register length if necessary, and written into GPR \texttt{rt}.

This begins a RMW sequence on the current processor. There can be only one active RMW sequence per processor.

When an LL is executed it starts an active RMW sequence replacing any other sequence that was active.

The RMW sequence is completed by a subsequent SC instruction that either completes the RMW sequence atomically and succeeds, or does not and fails.

Executing LL on one processor does not cause an action that, by itself, causes an SC for the same block to fail on another processor.

An execution of LL does not have to be followed by execution of SC; a program is free to abandon the RMW sequence without attempting a write.

**Restrictions:**
The addressed location must be cached; if it is not, the result is undefined.

The effective address must be naturally-aligned. If either of the 2 least-significant bits of the effective address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(	ext{offset}) + \text{GPR[base]} \\
\text{if } \text{vAddr}_{1..0} \neq 0^2 \text{ then} & \\
& \quad \text{SignalException(AddressError)} \\
\text{endif} \\
(p\text{Addr}, \text{CCA}) & \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\
p\text{Addr} & \leftarrow p\text{Addr}_{\text{PSIZE}-1..3} \quad \mid \quad (p\text{Addr}_{2..0} \text{ xor (ReverseEndian } \mid \ 0^2)) \\
\text{memdoubleword} & \leftarrow \text{LoadMemory (CCA, WORD, p\text{Addr}, v\text{Addr}, DATA)} \\
\text{byte} & \leftarrow v\text{Addr}_{2..0} \text{ xor (BigEndianCPU } \mid \ 0^2) \\
\text{GPR[rt]} & \leftarrow \text{sign\_extend}(\text{memdoubleword}_{31+8*\text{byte}..8*\text{byte}}) \\
\text{LLbit} & \leftarrow 1
\end{align*}
\]
Load Linked Word (cont.)

Exceptions:
TLB Refill, TLB Invalid, Address Error, Reserved Instruction

Programming Notes:
There is no Load Linked Word Unsigned operation corresponding to Load Word Unsigned.
Load Linked Doubleword  

**Format:**  
LD  rt, offset(base)  

**MIPS64 (MIPS III)**

**Purpose:**
To load a doubleword from memory for an atomic read-modify-write

**Description:**  
rt ← memory[base+offset]  

The LLD and SCD instructions provide primitives to implement atomic read-modify-write (RMW) operations for cached memory locations.

The 16-bit signed offset is added to the contents of GPR base to form an effective address. The contents of the 64-bit doubleword at the memory location specified by the aligned effective address are fetched and written into GPR rt.

This begins a RMW sequence on the current processor. There can be only one active RMW sequence per processor.

When an LLD is executed it starts the active RMW sequence and replaces any other sequence that was active.

The RMW sequence is completed by a subsequent SCD instruction that either completes the RMW sequence atomically and succeeds, or does not complete and fails.

Executing LLD on one processor does not cause an action that, by itself, would cause an SCD for the same block to fail on another processor.

An execution of LLD does not have to be followed by execution of SCD; a program is free to abandon the RMW sequence without attempting a write.

**Restrictions:**
The addressed location must be cached; if it is not, the result is undefined.

The effective address must be naturally-aligned. If any of the 3 least-significant bits of the effective address is non-zero, an Address Error exception occurs.

**Operation:**

vAddr ← sign_extend(offset) + GPR[base]
if vAddr[2..0] ≠ 0 then  
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
memdoubleword ← LoadMemory (CCA, DOUBLEWORD, pAddr, vAddr, DATA)
GPR[rt] ← memdoubleword
LLbit ← 1
Load Linked Doubleword (cont.)

Exceptions:
TLB Refill, TLB Invalid, Address Error, Reserved Instruction
### Load Upper Immediate

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LUI</td>
<td>001111</td>
<td>0</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Format:
LUI rt, immediate

#### Purpose:
To load a constant into the upper half of a word

#### Description:
rt ← immediate || 0\(^{16}\)
The 16-bit immediate is shifted left 16 bits and concatenated with 16 bits of low-order zeros. The 32-bit result is sign-extended and placed into GPR rt.

#### Restrictions:
None

#### Operation:
GPR[rt] ← sign_extend(immediate || 0\(^{16}\))

#### Exceptions:
None
Load Doubleword Indexed Unaligned to Floating Point

**Format:** LUXC1 fd, index(base)  
**MIPS64 (MIPS V)**

**Purpose:**
To load a doubleword from memory to an FPR (GPR+GPR addressing), ignoring alignment

**Description:**
fd ← memory[(base+index) PSIZE-1..3]  
The contents of the 64-bit doubleword at the memory location specified by the effective address are fetched and placed into the low word of coprocessor 1 general register fd. The contents of GPR index and GPR base are added to form the effective address. The effective address is doubleword-aligned; EffectiveAddress2..0 are ignored.

**Restrictions:**
The result of this instruction is undefined if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\text{vAddr} \leftarrow (\text{GPR}[\text{base}]+\text{GPR}[\text{index}])_{63..3} \ || \ 0^3
\]
(pAddr, CCA) ← AddressTranslation(vaddr, DATA, LOAD)  
memdoubleword ← LoadMemory(CCA, DOUBLEWORD, pAddr, vAddr, DATA)  
StoreFPR(ft, UNINTERPRETED, memdoubleword)

**Exceptions:**
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, TLB Modified
Load Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LW</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{LW} \ rt, \ offset(\text{base}) \) 

**MIPS32 (MIPS I)**

**Purpose:**
To load a word from memory as a signed value

**Description:** \( rt \leftarrow \text{memory}[\text{base} + \text{offset}] \)

The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched, sign-extended to the GPR register length if necessary, and placed in GPR \( rt \). The 16-bit signed \( offset \) is added to the contents of GPR \( base \) to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}[\text{base}] \\
\text{if } \text{vAddr}_{1..0} & \neq 0^2 \text{ then} \\
& \quad \text{SignalException(AddressError)} \\
\text{endif} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation}(\text{vAddr}, \text{DATA}, \text{LOAD}) \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} || \ (\text{pAddr}_{2..0} \text{xor ReverseEndian} || 0^2)) \\
\text{memdoubleword} & \leftarrow \text{LoadMemory}(\text{CCA}, \text{WORD}, \text{pAddr}, \text{vAddr}, \text{DATA}) \\
\text{byte} & \leftarrow \text{vAddr}_{2..0} \text{xor (BigEndianCPU || 0^2)} \\
\text{GPR}[rt] & \leftarrow \text{sign\_extend}(\text{memdoubleword}_{31+8*\text{byte}..8*\text{byte}})
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, Bus Error, Address Error
### Load Word to Floating Point

**Format:** LWC1 ft, offset(base)

**Purpose:**
To load a word from memory to an FPR

**Description:**
\[ ft \leftarrow \text{memory}[\text{base} + \text{offset}] \]

The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched and placed into the low word of coprocessor 1 general register \( ft \). The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**
An Address Error exception occurs if \( \text{EffectiveAddress}_{1,0} \neq 0 \) (not word-aligned).

**Operation:**
```c
/* mem is aligned 64 bits from memory. Pick out correct bytes. */
vAddr ← sign_extend(offset) + GPR[base]
if vAddr_{1,0} \neq 0^2 then
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
pAddr ← pAddr_{FSIZE-1..3} || (pAddr_{2..0} xor (ReverseEndian || 0^2))
memdoubleword ← LoadMemory(CCA, WORD, pAddr, vAddr, DATA)
bytesel ← vAddr_{2..0} xor (BigEndianCPU || 0^2)
StoreFPR(ft, UNINTERPRETED_WORD,
    sign_extend(memdoubleword_{31+8*bytesel..8*bytesel}))
```

**Exceptions:**
TLB Refill, TLB Invalid, Address Error, Reserved Instruction, Coprocessor Unusable
Load Word to Coprocessor 2

LWC2

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LWC2</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>110010</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LWC2 rt, offset(base)  
MIPS32 (MIPS I)

**Purpose:**  
To load a word from memory to a COP2 register

**Description:** rt ← memory[base+offset]  
The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched and placed into the low word of COP2 (Coprocessor 2) general register rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**  
An Address Error exception occurs if EffectiveAddress1..0 ≠ 0 (not word-aligned).

**Operation:**

vAddr ← sign_extend(offset) + GPR[base]  
if vAddr12..0 ≠ 0 then  
   SignalException(AddressError)  
endif  
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)  
pAddr ← pAddr_FSIZE-1..3 || (pAddr2..0 xor (ReverseEndian || 0^2))  
memdoubleword ← LoadMemory(CCA, DOUBLEWORD, pAddr, vAddr, DATA)  
bytesel ← vAddr2..0 xor (BigEndianCPU || 0^2)  
CPR[2,rt,0] ← sign_extend(memdoubleword31+8*bytesel..8*bytesel)

**Exceptions:**  
TLB Refill, TLB Invalid, Address Error, Reserved Instruction, Coprocessor Unusable
Format: \texttt{LWL \textit{rt}, offset(base)} \hspace{1cm} \textbf{MIPS32 (MIPS I)}

**Purpose:**
To load the most-significant part of a word as a signed value from an unaligned memory address.

**Description:**
\[ \texttt{rt} \leftarrow \texttt{rt MERGE memory[base+offset]} \]

The 16-bit signed \textit{offset} is added to the contents of GPR \textit{base} to form an effective address (\textit{EffAddr}). \textit{EffAddr} is the address of the most-significant of 4 consecutive bytes forming a word (\textit{W}) in memory starting at an arbitrary byte boundary.

The most-significant 1 to 4 bytes of \textit{W} is in the aligned word containing the \textit{EffAddr}. This part of \textit{W} is loaded into the most-significant (left) part of the word in GPR \textit{rt}. The remaining least-significant part of the word in GPR \textit{rt} is unchanged.

For 64-bit GPR \textit{rt} registers, the destination word is the low-order word of the register. The loaded value is treated as a signed value; the word sign bit (bit 31) is always loaded from memory and the new sign bit value is copied into bits 63..32.

The figure below illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of \textit{W}, 2 bytes, is in the aligned word containing the most-significant byte at 2. First, \textit{LWL} loads these 2 bytes into the left part of the destination register word and leaves the right part of the destination word unchanged. Next, the complementary \textit{LWR} loads the remainder of the unaligned word.

**Figure 3-7 Unaligned Word Load Using LWL and LWR**

<table>
<thead>
<tr>
<th>most</th>
<th>- significance -</th>
<th>least</th>
<th>Memory initial contents</th>
</tr>
</thead>
<tbody>
<tr>
<td>a</td>
<td>b</td>
<td>c</td>
<td>d</td>
</tr>
<tr>
<td>e</td>
<td>f</td>
<td>g</td>
<td>h</td>
</tr>
<tr>
<td>a</td>
<td>b</td>
<td>c</td>
<td>d</td>
</tr>
<tr>
<td>e</td>
<td>f</td>
<td>g</td>
<td>h</td>
</tr>
<tr>
<td>a</td>
<td>b</td>
<td>c</td>
<td>d</td>
</tr>
<tr>
<td>e</td>
<td>f</td>
<td>g</td>
<td>h</td>
</tr>
</tbody>
</table>

Word at byte 2 in big-endian memory; each memory byte contains its own address

GPR 24 initial contents

After executing \texttt{LWL \$24,2($0)}

Then after \texttt{LWR \$24,5($0)}
The bytes loaded from memory to the destination register depend on both the offset of the effective address within an aligned word, that is, the low 2 bits of the address (\(v\text{Addr}_{1.0}\)), and the current byte-ordering mode of the processor (big- or little-endian). The figure below shows the bytes loaded for every combination of offset and byte ordering.

**Figure 3-8 Bytes Loaded by LWL Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3 ←big-endian</td>
<td>a b c d e f g h</td>
</tr>
<tr>
<td>I J K L  offset ((v\text{Addr}_{1.0}))</td>
<td>most — significance — least</td>
</tr>
<tr>
<td>3 2 1 0 ←little-endian</td>
<td></td>
</tr>
<tr>
<td>most — significance — least</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Destination register contents after instruction (shaded is unchanged)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Big-endian byte ordering</td>
</tr>
<tr>
<td>----------------------------</td>
</tr>
<tr>
<td>sign bit (31) extended</td>
</tr>
<tr>
<td>sign bit (31) extended</td>
</tr>
<tr>
<td>sign bit (31) extended</td>
</tr>
<tr>
<td>sign bit (31) extended</td>
</tr>
</tbody>
</table>

The word sign (31) is always loaded and the value is copied into bits 63..32.
Restrictions:
None

Operation:

\[ \text{vAddr} \leftarrow \text{sign\_extend(\text{offset})} + \text{GPR[base]} \]
\[ (\text{pAddr}, \text{CCA}) \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \]
\[ \text{pAddr} \leftarrow \text{pAddr}_{\text{SIZE}-1..3} \parallel (\text{pAddr}_{2..0} \text{xor ReverseEndian^3}) \]
\[ \text{if BigEndianMem} = 0 \text{ then} \]
\[ \quad \text{pAddr} \leftarrow \text{pAddr}_{\text{SIZE}-1..3} \parallel 0^3 \]
\[ \text{endif} \]
\[ \text{byte} \leftarrow 0 \parallel (\text{vAddr}_{1..0} \text{xor BigEndianCPU^2}) \]
\[ \text{word} \leftarrow \text{vAddr}_2 \text{xor BigEndianCPU} \]
\[ \text{memdoubleword} \leftarrow \text{LoadMemory (CCA, byte, pAddr, vAddr, DATA)} \]
\[ \text{temp} \leftarrow \text{memdoubleword}_{31+32*\text{word}-8*\text{byte}..32*\text{word}} \parallel \text{GPR[rt]}_{23-8*\text{byte}..0} \]
\[ \text{GPR[rt]} \leftarrow (\text{temp}_{31})^{32} \parallel \text{temp} \]

Exceptions:
None
TLB Refill, TLB Invalid, Bus Error, Address Error

Programming Notes:
The architecture provides no direct support for treating unaligned words as unsigned values, that is, zeroing bits 63..32 of the destination register when bit 31 is loaded.

Historical Information
In the MIPS I architecture, the LWL and LWR instructions were exceptions to the load-delay scheduling restriction. A LWL or LWR instruction which was immediately followed by another LWL or LWR instruction, and used the same destination register would correctly merge the 1 to 4 loaded bytes with the data loaded by the previous instruction. All such restrictions were removed from the architecture in MIPS II.
Load Word Right  

**Format:**  LWR \( rt, \text{offset}(\text{base}) \)  

**Purpose:**  
To load the least-significant part of a word from an unaligned memory address as a signed value  

**Description:**  \( rt \leftarrow rt \text{ MERGE memory[base+offset]} \)  

The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form an effective address \( \text{EffAddr} \). \( \text{EffAddr} \) is the address of the least-significant of 4 consecutive bytes forming a word \( W \) in memory starting at an arbitrary byte boundary.  

A part of \( W \), the least-significant 1 to 4 bytes, is in the aligned word containing \( \text{EffAddr} \). This part of \( W \) is loaded into the least-significant (right) part of the word in GPR \( rt \). The remaining most-significant part of the word in GPR \( rt \) is unchanged.  

If GPR \( rt \) is a 64-bit register, the destination word is the low-order word of the register. The loaded value is treated as a signed value; if the word sign bit (bit 31) is loaded (that is, when all 4 bytes are loaded), then the new sign bit value is copied into bits 63..32. If bit 31 is not loaded, the value of bits 63..32 is implementation dependent; the value is either unchanged or a copy of the current value of bit 31.  

Executing both LWR and LWL, in either order, delivers a sign-extended word value in the destination register.  

The figure below illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of \( W \), 2 bytes, is in the aligned word containing the least-significant byte at 5. First, LWR loads these 2 bytes into the right part of the destination register. Next, the complementary LWL loads the remainder of the unaligned word.
The bytes loaded from memory to the destination register depend on both the offset of the effective address within an aligned word, that is, the low 2 bits of the address (vAddr1_0), and the current byte-ordering mode of the processor (big- or little-endian). The figure below shows the bytes loaded for every combination of offset and byte ordering.
Figure 3-10 Bytes Loaded by LWL Instruction

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3 ← big-endian</td>
<td>a b c d e f g h</td>
</tr>
<tr>
<td>I J K L offset (vAddr_{1,0})</td>
<td>most — significance — least</td>
</tr>
<tr>
<td>3 2 1 0 ← little-endian</td>
<td>most — least — significance —</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Destination 64-bit register contents after instruction (shaded is unchanged)</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Big-endian byte ordering</td>
<td>vAddr_{1,0}</td>
</tr>
<tr>
<td>no cng or sign extend</td>
<td>e f g I</td>
</tr>
<tr>
<td>no cng or sign extend</td>
<td>e f I J</td>
</tr>
<tr>
<td>no cng or sign extend</td>
<td>e I J K</td>
</tr>
<tr>
<td>sign bit (31) extended</td>
<td>I J K L</td>
</tr>
</tbody>
</table>

The word sign (31) is always loaded and the value is copied into bits 63..32.
Restrictions:
None

Operation:

vAddr ← sign_extend(offset) + GPR[base]
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
pAddr ← pAddr_{PSIZE-1..3} || (pAddr_{2..0} xor ReverseEndian^3)
if BigEndianMem = 0 then
    pAddr ← pAddr_{PSIZE-1..3} || 0^3
endif
byte ← vAddr_{1..0} xor BigEndianCPU^2
word ← vAddr_{2} xor BigEndianCPU
memdoubleword ← LoadMemory (CCA, byte, pAddr, vAddr, DATA)
temp ← GPR[rt]_{31..32-8*byte} || memdoubleword_{31+32*word..32*word+8*byte}
if byte = 4 then
    utemp ← (temp_{31})^{32} /* loaded bit 31, must sign extend */
else
    /* one of the following two behaviors: */
    utemp ← GPR[rt]_{63..32} /* leave what was there alone */
    utemp ← (GPR[rt]_{31})^{32} /* sign-extend bit 31 */
endif
GPR[rt] ← utemp || temp

Exceptions:
TLB Refill, TLB Invalid, Bus Error, Address Error

Programming Notes:
The architecture provides no direct support for treating unaligned words as unsigned values, that is, zeroing bits 63..32 of the destination register when bit 31 is loaded.

Historical Information
In the MIPS I architecture, the LWL and LWR instructions were exceptions to the load-delay scheduling restriction. A LWL or LWR instruction which was immediately followed by another LWL or LWR instruction, and used the same destination register, would correctly merge the 1 to 4 loaded bytes with the data loaded by the previous instruction. All such restrictions were removed from the architecture in MIPS II.
Load Word Unsigned

**Format:** \( \text{LWU } rt, \text{ offset}(\text{base}) \)  
**MIPS64 (MIPS III)**

**Purpose:**
To load a word from memory as an unsigned value

**Description:**
\( rt \leftarrow \text{memory}[\text{base} + \text{offset}] \)
The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched, zero-extended, and placed in GPR \( rt \). The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation:**
\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}[\text{base}] \\
& \text{if } \text{vAddr}_{1..0} \neq 0^2 \text{ then} \\
& \quad \text{SignalException(AddressError)} \\
& \text{endif} \\
(p\text{Addr}, \text{CCA}) & \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{PSIZE}-1..3} || (\text{pAddr}_{2..0} \text{ xor (ReverseEndian } || 0^2)) \\
\text{memdoubleword} & \leftarrow \text{LoadMemory (CCA, WORD, pAddr, vAddr, DATA)} \\
\text{byte} & \leftarrow \text{vAddr}_{2..0} \text{ xor (BigEndianCPU } || 0^2) \\
\text{GPR}[rt] & \leftarrow 0^{32} || \text{memdoubleword}_{31+8*\text{byte}..8*\text{byte}}
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, Bus Error, Address Error, Reserved Instruction
### Load Word Indexed to Floating Point

**Format:**  
LWXCl \( \text{fd, index(base)} \)

**MIPS64 (MIPS IV)**

**Purpose:**  
To load a word from memory to an FPR (GPR+GPR addressing)

**Description:**  
\( \text{fd} \leftarrow \text{memory[base+index]} \)

The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched and placed into the low word of coprocessor 1 general register \( \text{fd} \). The contents of GPR \( \text{index} \) and GPR \( \text{base} \) are added to form the effective address.

**Restrictions:**  
An Address Error exception occurs if EffectiveAddress\( _{1,0} \neq 0 \) (not word-aligned).

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{GPR[base]} + \text{GPR[index]} \\
\text{if } \text{vAddr}_{1,0} \neq 0^2 \text{ then} & \\
\quad \text{SignalException(AddressError)} \\
\text{endif} \\
(p\text{Addr}, \text{CCA}) & \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{FSIZE-1..3}} \| (\text{pAddr}_{2..0} \text{ xor (ReverseEndian } \| 0^2)) \\
\text{memdoubleword} & \leftarrow \text{LoadMemory(CCA, WORD, pAddr, vAddr, DATA)} \\
\text{bytesel} & \leftarrow \text{vAddr}_{2..0} \text{ xor (BigEndianCPU } \| 0^2) \\
\text{StoreFPR(ft, UNINTERPRETED_DOUBLEWORD,} \\
\quad \text{sign_extend(memdoubleword}_{31+8*\text{bytesel}..8*\text{bytesel}}) 
\end{align*}
\]

**Exceptions:**

TLB Refill, TLB Invalid, Address Error, Reserved Instruction, Coprocessor Unusable
Multiply and Add Word to Hi,Lo

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL2</td>
<td>rs</td>
<td>rt</td>
<td>0</td>
<td>0</td>
<td>MADD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>011100</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** MADD rs, rt

**Purpose:**
To multiply two words and add the result to Hi, Lo

**Description:**
\[(LO,HI) \leftarrow (rs \times rt) + (LO,HI)\]
The 32-bit word value in GPR \(rs\) is multiplied by the 32-bit word value in GPR \(rt\), treating both operands as signed values, to produce a 64-bit result. The product is added to the 64-bit concatenated values of \(HI_{31..0}\) and \(LO_{31..0}\). The most significant 32 bits of the result are sign-extended and written into \(HI\) and the least significant 32 bits are sign-extended and written into \(LO\). No arithmetic exception occurs under any circumstances.

**Restrictions:**
If GPRs \(rs\) or \(rt\) do not contain sign-extended 32-bit values (bits 63..31 equal), then the results of the operation are UNPREDICTABLE.

This instruction does not provide the capability of writing directly to a target GPR.

**Operation:**
```plaintext
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
    UNPREDICTABLE
endif

temp ← (HI_{31..0} || LO_{31..0}) + (GPR[rs]_{31..0} * GPR[rt]_{31..0})
HI ← sign_extend(temp_{63..32})
LO ← sign_extend(temp_{31..0})
```

**Exceptions:**
None

**Programming Notes:**
Where the size of the operands are known, software should place the shorter operand in GPR \(rt\). This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
### Floating Point Multiply Add

**Format:**

<table>
<thead>
<tr>
<th>COP1X</th>
<th>fr</th>
<th>ft</th>
<th>fs</th>
<th>fd</th>
<th>MADD</th>
<th>fmt</th>
</tr>
</thead>
<tbody>
<tr>
<td>010011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>100</td>
<td>3</td>
</tr>
</tbody>
</table>

- MADD.S fd, fr, fs, ft
- MADD.D fd, fr, fs, ft
- MADD.PS fd, fr, fs, ft

**MIPS64 (MIPS IV)**

**MIPS64 (MIPS IV)**

**MIPS64 (MIPS V)**

**Purpose:**
To perform a combined multiply-then-add of FP values

**Description:**

\[
\text{fd} \leftarrow (\text{fs} \times \text{ft}) + \text{fr}
\]

The value in FPR fs is multiplied by the value in FPR ft to produce an intermediate product. The value in FPR fr is added to the product. The result sum is calculated to infinite precision, rounded according to the current rounding mode in FCSR, and placed into FPR fd. The operands and result are values in format fmt.

MADD.PS multiplies then adds the upper and lower halves of FPR fr, FPR fs, and FPR ft independently, and ORs together any generated exceptional conditions.

*Cause* bits are ORed into the *Flag* bits if no exception is taken.

**Restrictions:**
The fields fr, fs, ft, and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format fmt; if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of MADD.PS is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

**Operation:**

\[
\begin{align*}
\text{vfr} & \leftarrow \text{ValueFPR(fr, fmt)} \\
\text{vfs} & \leftarrow \text{ValueFPR(fs, fmt)} \\
\text{vft} & \leftarrow \text{ValueFPR(ft, fmt)} \\
\text{StoreFPR(fd, fmt, vfr + fmt (vfs \times fmt vft))}
\end{align*}
\]
Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Unimplemented Operation, Invalid Operation, Overflow, Underflow
**MADDU**

**Format:** MADDU rs, rt

**Purpose:**
To multiply two unsigned words and add the result to Hi, Lo.

**Description:**

\[(LO,HI) \leftarrow (rs \times rt) + (LO,HI)\]

The 32-bit word value in GPR \(rs\) is multiplied by the 32-bit word value in GPR \(rt\), treating both operands as unsigned values, to produce a 64-bit result. The product is added to the 64-bit concatenated values of \(HI_{31..0}\) and \(LO_{31..0}\). The most significant 32 bits of the result are sign-extended and written into \(HI\) and the least significant 32 bits are sign-extended and written into \(LO\). No arithmetic exception occurs under any circumstances.

**Restrictions:**
If GPRs \(rs\) or \(rt\) do not contain sign-extended 32-bit values (bits 63..31 equal), then the results of the operation are UNPREDICTABLE.

This instruction does not provide the capability of writing directly to a target GPR.

**Operation:**

```
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
    UNPREDICTABLE
endif

temp \leftarrow (HI_{31..0} || LO_{31..0}) + ((0^{32} || GPR[rs]_{31..0}) \times (0^{32} || GPR[rt]_{31..0}))
HI \leftarrow sign_extend(temp_{63..32})
LO \leftarrow sign_extend(temp_{31..0})
```

**Exceptions:**
None

**Programming Notes:**

Where the size of the operands are known, software should place the shorter operand in GPR \(rt\). This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Move from Coprocessor 0

<table>
<thead>
<tr>
<th>COP0</th>
<th>MF</th>
<th>rt</th>
<th>rd</th>
<th>0</th>
<th>sel</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
</tr>
</tbody>
</table>

Format: MFC0 rt, rd

Purpose:
To move the contents of a coprocessor 0 register to a general register.

Description: rt ← CPR[0, rd, sel]
The contents of the coprocessor 0 register specified by the combination of rd and sel are sign-extended and loaded into general register rt. Note that not all coprocessor 0 registers support the sel field. In those instances, the sel field must be zero.

Restrictions:
The results are UNDEFINED if coprocessor 0 does not contain a register as specified by rd and sel.

Operation:
\[
data ← CPR[0, rd, sel]\_{31\ldots0}\\
GPR[rt] ← \text{sign\_extend}(data)
\]

Exceptions:
Coprocessor Unusable
Reserved Instruction
Move Word From Floating Point

Format: \texttt{MFC1 \texttt{rt, fs}}

MIPS32 (MIPS I)

Purpose:
To copy a word from an FPU (CP1) general register to a GPR

Description: \texttt{rt} ← \texttt{fs}

The contents of FPR \texttt{fs} are sign-extended and loaded into general register \texttt{rt}.

Restrictions:

Operation:
\begin{align*}
\text{data} & \leftarrow \text{ValueFPR(\texttt{fs, UNINTERPRETED\_WORD})_{31..0}} \\
\text{GPR[rt]} & \leftarrow \text{sign\_extend(data)}
\end{align*}

Exceptions:
Coprocessor Unusable, Reserved Instruction

Historical Information:
For MIPS I, MIPS II, and MIPS III the contents of GPR \texttt{rt} are undefined for the instruction immediately following MFC1.
Move Word From Coprocessor 2

**Format:**
MFC2, rt, rd, sel

**Purpose:**
To copy a word from a COP2 general register to a GPR

**Description:**
\[ rt \leftarrow rd \]
The contents of the lower 32-bits of GPR \( rt \) are sign-extended and placed into the coprocessor 2 register specified by the \( rd \) and \( sel \) fields. Note that not all coprocessor 2 registers may support the \( sel \) field. In those instances, the \( sel \) field must be zero.

**Restrictions:**
The results are **UNPREDICTABLE** if coprocessor 2 does not contain a register as specified by \( rd \) and \( sel \).

**Operation:**
\[
data \leftarrow \text{CPR}[2, rd, sel][31..0] \\
\text{GPR}[rt] \leftarrow \text{signExtend}(data)
\]

**Exceptions:**
Coprocessor Unusable
Move From HI Register

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>0</td>
<td>0</td>
<td>rd</td>
<td>0</td>
<td>0</td>
<td>MFHI</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>000000</td>
<td>00 0000 0000</td>
<td>0000</td>
<td>010000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** MFHI rd

**Purpose:**
To copy the special purpose HI register to a GPR

**Description:** rd ← HI
The contents of special register HI are loaded into GPR rd.

**Restrictions:**
None

**Operation:**
GPR[rd] ← HI

**Exceptions:**
None

**Historical Information:**
In the MIPS I, II, and III architectures, the two instructions which follow the MFHI must not modify the HI register. If this restriction is violated, the result of the MFHI is UNPREDICTABLE. This restriction was removed in MIPS IV and MIPS32, and all subsequent levels of the architecture.
Move From LO Register

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>0</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>0000000000</td>
<td>00000</td>
<td>010010</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{MFLO} \quad \text{rd} \)  \( \text{MIPS32 (MIPS I)} \)

**Purpose:**
To copy the special purpose LO register to a GPR

**Description:** \( \text{rd} \leftarrow \text{LO} \)
The contents of special register LO are loaded into GPR \( \text{rd} \).

**Restrictions:** None

**Operation:**
\[
\text{GPR}[\text{rd}] \leftarrow \text{LO}
\]

**Exceptions:**
None

**Historical Information:**
In the MIPS I, II, and III architectures, the two instructions which follow the MFHI must not modify the HI register. If this restriction is violated, the result of the MFHI is **UNPREDICTABLE**. This restriction was removed in MIPS IV and MIPS32, and all subsequent levels of the architecture.
### Floating Point Move

**MOV.fmt**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>fmt</td>
<td>0</td>
<td>fs</td>
<td>fd</td>
<td>MOV</td>
<td>000110</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**
- MOV.S fd, fs
- MOV.D fd, fs
- MOV.PS fd, fs

**MIPS32 (MIPS I)**
- MIPS32 (MIPS I)
- MIPS64 (MIPS V)

**Purpose:**
To move an FP value between FPRs

**Description:** fd ← fs

The value in FPR fs is placed into FPR fd. The source and destination are values in format fmt. In paired-single format, both the halves of the pair are copied to fd.

The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**
The fields fs and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of MOV.PS is undefined if the processor is executing in 16 FP registers mode.

**Operation:**

\[
\text{StoreFPR}(fd, \text{fmt}, \text{ValueFPR}(fs, \text{fmt}))
\]

**Exceptions:**
- Coprocessor Unusable, Reserved Instruction
- Unimplemented Operation
Move Conditional on Floating Point False

Format: \texttt{MOVF rd, rs, cc} \\
MIPS32 (MIPS IV)

Purpose:
To test an FP condition code then conditionally move a GPR

Description: if cc = 0 then rd ← rs
If the floating point condition code specified by \textit{CC} is zero, then the contents of GPR \textit{rs} are placed into GPR \textit{rd}.

Restrictions:

Operation:
\begin{verbatim}
if FPConditionCode(cc) = 0 then
    GPR[rd] ← GPR[rs]
endif
\end{verbatim}

Exceptions:
Reserved Instruction, Coprocessor Unusable
Floating Point Move Conditional on Floating Point False

**MOVF.fmt**

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>cc</th>
<th>0</th>
<th>tf</th>
<th>fs</th>
<th>fd</th>
<th>MOVCF</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td></td>
<td>3</td>
<td>1</td>
<td>1</td>
<td>5</td>
<td>5</td>
<td>6</td>
</tr>
</tbody>
</table>

**Format:**

MOVF.S fd, fs, cc
MOVF.D fd, fs, cc
MOVF.PS fd, fs, cc

**MIPS32 (MIPS IV)**

**MIPS32 (MIPS IV)**

**MIPS64 (MIPS V)**

**Purpose:**

To test an FP condition code then conditionally move an FP value

**Description:** if cc = 0 then fd ← fs

If the floating point condition code specified by CC is zero, then the value in FPR fs is placed into FPR fd. The source and destination are values in format fmt.

If the condition code is not zero, then FPR fs is not copied and FPR fd retains its previous value in format fmt. If fd did not contain a value either in format fmt or previously unused data from a load or move-to operation that could be interpreted in format fmt, then the value of fd becomes UNPREDICTABLE.

MOVF.PS conditionally merges the lower half of FPR fs into the lower half of FPR fd if condition code CC is zero, and independently merges the upper half of FPR fs into the upper half of FPR fd if condition code CC+1 is zero. The CC field must be even; if it is odd, the result of this operation is UNPREDICTABLE.

The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**

The fields fs and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is UNPREDICTABLE. The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of MOVF.PS is undefined if the processor is executing in 16 FP registers mode.
Floating Point Move Conditional on Floating Point False (cont.)

Operation:

if fmt ≠ PS
    if FPConditionCode(cc) = 0 then
        StoreFPR(fd, fmt, ValueFPR(fs, fmt))
    else
        StoreFPR(fd, fmt, ValueFPR(fd, fmt))
    endif
else
    mask ← 0
    if FPConditionCode(cc+0) = 0 then mask ← mask or 0xF0 endif
    if FPConditionCode(cc+1) = 0 then mask ← mask or 0x0F endif
    StoreFPR(fd, PS, ByteMerge(mask, fd, fs))
endif

Exceptions:

Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:

Unimplemented Operation
Move Conditional on Not Zero

<table>
<thead>
<tr>
<th>Format:</th>
<th>MOVN rd, rs, rt</th>
</tr>
</thead>
</table>

**Purpose:**
To conditionally move a GPR after testing a GPR value

**Description:** if rt ≠ 0 then rd ← rs
If the value in GPR rt is not equal to zero, then the contents of GPR rs are placed into GPR rd.

**Restrictions:**
None

**Operation:**
if GPR[rt] ≠ 0 then
    GPR[rd] ← GPR[rs]
endif

**Exceptions:**
None

**Programming Notes:**
The non-zero value tested here is the condition true result from the SLT, SLTI, SLTU, and SLTIU comparison instructions.
### Floating Point Move Conditional on Not Zero

**MOVN.fmt**

<table>
<thead>
<tr>
<th>Format: MOVN.S fd, fs, rt</th>
<th>MOVN.D fd, fs, rt</th>
<th>MOVN.PS fd, fs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS32 (MIPS IV)</td>
<td>MIPS32 (MIPS IV)</td>
<td>MIPS64 (MIPS V)</td>
</tr>
</tbody>
</table>

#### Purpose:
To test a GPR then conditionally move an FP value

**Description:** if rt ≠ 0 then fd ← fs

If the value in GPR rt is not equal to zero, then the value in FPR fs is placed in FPR fd. The source and destination are values in format fmt.

If GPR rt contains zero, then FPR fs is not copied and FPR fd contains its previous value in format fmt. If fd did not contain a value either in format fmt or previously unused data from a load or move-to operation that could be interpreted in format fmt, then the value of fd becomes UNPREDICTABLE.

The move is non-arithmetic; it causes no IEEE 754 exceptions.

#### Restrictions:
The fields fs and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of MOVN.PS is undefined if the processor is executing in 16 FP registers mode.
Floating Point Move Conditional on Not Zero

**Operation:**

```c
if GPR[rt] ≠ 0 then
    StoreFPR(fd, fmt, ValueFPR(fs, fmt))
else
    StoreFPR(fd, fmt, ValueFPR(fd, fmt))
endif
```

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**

Unimplemented Operation
Move Conditional on Floating Point True

**MOVT**

Format: MOVT rd, rs, cc

MIPS32 (MIPS IV)

Purpose:
The test an FP condition code then conditionally move a GPR

Description: if cc = 1 then rd ← rs

If the floating point condition code specified by CC is one, then the contents of GPR rs are placed into GPR rd.

Restrictions:

Operation:

if FPConditionCode(cc) = 1 then
  GPR[rd] ← GPR[rs]
endif

Exceptions:

Reserved Instruction, Coprocessor Unusable
# Floating Point Move Conditional on Floating Point True

**Format:**

MOVT.S fd, fs, cc  
MOVT.D fd, fs, cc  
MOVT.PS fd, fs, cc

**Purpose:**

To test an FP condition code then conditionally move an FP value

**Description:**  
if \( cc = 1 \) then \( fd \leftarrow fs \)

If the floating point condition code specified by \( CC \) is one, then the value in FPR \( fs \) is placed into FPR \( fd \). The source and destination are values in format \( \text{fmt} \).

If the condition code is not one, then FPR \( fs \) is not copied and FPR \( fd \) contains its previous value in format \( \text{fmt} \). If \( fd \) did not contain a value either in format \( \text{fmt} \) or previously unused data from a load or move-to operation that could be interpreted in format \( \text{fmt} \), then the value of \( fd \) becomes undefined.

MOVT.PS conditionally merges the lower half of FPR \( fs \) into the lower half of FPR \( fd \) if condition code \( CC \) is one, and independently merges the upper half of FPR \( fs \) into the upper half of FPR \( fd \) if condition code \( CC+1 \) is one. The \( CC \) field should be even; if it is odd, the result of this operation is **UNPREDICTABLE**.

The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**

The fields \( fs \) and \( fd \) must specify FPRs valid for operands of type \( \text{fmt} \); if they are not valid, the result is **UNPREDICTABLE**. The operand must be a value in format \( \text{fmt} \); if it is not, the result is **UNPREDICTABLE** and the value of the operand FPR becomes **UNPREDICTABLE**.

The result of MOVT.PS is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

<table>
<thead>
<tr>
<th>Field</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>010001</td>
</tr>
<tr>
<td>fmt</td>
<td></td>
</tr>
<tr>
<td>cc</td>
<td>0</td>
</tr>
<tr>
<td>tf</td>
<td>0</td>
</tr>
<tr>
<td>fs</td>
<td></td>
</tr>
<tr>
<td>fd</td>
<td></td>
</tr>
<tr>
<td>MOVCF</td>
<td>010001</td>
</tr>
</tbody>
</table>

|MIPS32 (MIPS IV) |
|MIPS32 (MIPS IV) |
|MIPS64 (MIPS V) |
Operation:

if fmt ≠ PS
    if FPConditionCode(cc) = 0 then
        StoreFPR(fd, fmt, ValueFPR(fs, fmt))
    else
        StoreFPR(fd, fmt, ValueFPR(fd, fmt))
    endif
else
    mask ← 0
    if FPConditionCode(cc+0) = 0 then mask ← mask or 0xF0 endif
    if FPConditionCode(cc+1) = 0 then mask ← mask or 0x0F endif
    StoreFPR(fd, PS, ByteMerge(mask, fd, fs))
endif

Exceptions:

Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:

Unimplemented Operation
Move Conditional on Zero

MOVZ

<table>
<thead>
<tr>
<th>rs</th>
<th>rt</th>
<th>rd</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:** MOVZ rd, rs, rt

**MIPS32 (MIPS IV)**

**Purpose:**
To conditionally move a GPR after testing a GPR value

**Description:** if rt = 0 then rd ← rs

If the value in GPR rt is equal to zero, then the contents of GPR rs are placed into GPR rd.

**Restrictions:**
None

**Operation:**

```plaintext
if GPR[rt] = 0 then
    GPR[rd] ← GPR[rs]
endif
```

**Exceptions:**
None

**Programming Notes:**
The zero value tested here is the condition false result from the SLT, SLTI, SLTU, and SLTIU comparison instructions.
Floating Point Move Conditional on Zero

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>rt</th>
<th>fs</th>
<th>fd</th>
<th>MOVZ</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>0</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>010010</td>
</tr>
</tbody>
</table>

**Format:**
- MOVZ.S fd, fs, rt
- MOVZ.D fd, fs, rt
- MOVZ.PS fd, fs, rt

**MIPS32 (MIPS IV)**
- MOVZ.S fd, fs, rt
- MOVZ.D fd, fs, rt
- MOVZ.PS fd, fs, rt

**MIPS64 (MIPS V)**
- MOVZ.S fd, fs, rt
- MOVZ.D fd, fs, rt
- MOVZ.PS fd, fs, rt

**Purpose:**
To test a GPR then conditionally move an FP value

**Description:**
if rt = 0 then fd ← fs

If the value in GPR rt is equal to zero then the value in FPR fs is placed in FPR fd. The source and destination are values in format fmt.

If GPR rt is not zero, then FPR fs is not copied and FPR fd contains its previous value in format fmt. If fd did not contain a value either in format fmt or previously unused data from a load or move-to operation that could be interpreted in format fmt, then the value of fd becomes UNPREDICTABLE.

The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**
The fields fs and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of MOVZ.PS is undefined if the processor is executing in 16 FP registers mode.
Floating Point Move Conditional on Zero (cont.)

**Operation:**

if GPR[rt] = 0 then
    StoreFPR(fd, fmt, ValueFPR(fs, fmt))
else
    StoreFPR(fd, fmt, ValueFPR(fd, fmt))
endif

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

*Floating Point Exceptions:*

Unimplemented Operation
Multiply and Subtract Word to Hi,Lo

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL2</td>
<td>rs</td>
<td>rt</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>MSUB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>011100</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  MSUB rs, rt  

**MIPS32**

**Purpose:**
To multiply two words and subtract the result from Hi, Lo

**Description:**  
(LO, HI) ← (rs x rt) - (LO, HI)

The 32-bit word value in GPR rs is multiplied by the 32-bit value in GPR rt, treating both operands as signed values, to produce a 64-bit result. The product is subtracted from the 64-bit concatenated values of HI31..0 and LO31..0. The most significant 32 bits of the result are sign-extended and written into HI and the least significant 32 bits are sign-extended and written into LO. No arithmetic exception occurs under any circumstances.

**Restrictions:**
If GPRs rs or rt do not contain sign-extended 32-bit values (bits 63..31 equal), then the results of the operation are UNPREDICTABLE.

This instruction does not provide the capability of writing directly to a target GPR.

**Operation:**

```plaintext
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
  UNPREDICTABLE
endif

temp ← (HI31..0 || LO31..0) - (GPR[rs]31..0 * GPR[rt]31..0)
HI ← sign_extend(temp31..32)
LO ← sign_extend(temp31..0)
```

**Exceptions:**
None

**Programming Notes:**
Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Floating Point Multiply Subtract

<table>
<thead>
<tr>
<th>COP1X</th>
<th>fr</th>
<th>ft</th>
<th>fs</th>
<th>fd</th>
<th>MSUB</th>
<th>fmt</th>
</tr>
</thead>
<tbody>
<tr>
<td>010011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>101</td>
<td>3</td>
</tr>
</tbody>
</table>

Format:  
- MSUB.S fd, fr, fs, ft  
- MSUB.D fd, fr, fs, ft  
- MSUB.PS fd, fr, fs, ft

MIPS64 (MIPS IV)  
MIPS64 (MIPS IV)  
MIPS64 (MIPS V)

Purpose:
To perform a combined multiply-then-subtract of FP values

Description:  
\[ fd \leftarrow (fs \times ft) - fr \]

The value in FPR \(fs\) is multiplied by the value in FPR \(ft\) to produce an intermediate product. The value in FPR \(fr\) is subtracted from the product. The subtraction result is calculated to infinite precision, rounded according to the current rounding mode in FCSR, and placed into FPR \(fd\). The operands and result are values in format \(fmt\).

MSUB.PS multiplies then subtracts the upper and lower halves of FPR \(fr\), FPR \(fs\), and FPR \(ft\) independently, and ORs together any generated exceptional conditions.

Cause bits are ORed into the Flag bits if no exception is taken.

Restrictions:
The fields \(fr\), \(fs\), \(ft\), and \(fd\) must specify FPRs valid for operands of type \(fmt\); if they are not valid, the result is UNPREDICTABLE.

The operands must be values in format \(fmt\); if they are not, the result is UNPREDICTABLE and the value of the operand FPRs becomes UNPREDICTABLE.

The result of MSUB.PS is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

Operation:

\[
\begin{align*}
  vfr & \leftarrow \text{ValueFPR}(fr, fmt) \\
  vfs & \leftarrow \text{ValueFPR}(fs, fmt) \\
  vft & \leftarrow \text{ValueFPR}(ft, fmt) \\
  \text{StoreFPR}(fd, fmt, (vfs \times_{fmt} vft) -_{fmt} vfr)
\end{align*}
\]
Floating Point Multiply Subtract (cont.)

**Exceptions:**
Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
Inexact, Unimplemented Operation, Invalid Operation, Overflow, Underflow
**Multiply and Subtract Word to Hi,Lo**

**Format:**  
MSUBU rs, rt

**MIPS32**

**Purpose:**  
To multiply two words and subtract the result from Hi, Lo

**Description:**  
\[(LO, HI) \leftarrow (rs \times rt) - (LO, HI)\]

The 32-bit word value in GPR rs is multiplied by the 32-bit word value in GPR rt, treating both operands as unsigned values, to produce a 64-bit result. The product is subtracted from the 64-bit concatenated values of \(HI_{31..0}\) and \(LO_{31..0}\). The most significant 32 bits of the result are sign-extended and written into Hi and the least significant 32 bits are sign-extended and written into Lo. No arithmetic exception occurs under any circumstances.

**Restrictions:**  
If GPRs rs or rt do not contain sign-extended 32-bit values (bits 63..31 equal), then the results of the operation are UNPREDICTABLE.

This instruction does not provide the capability of writing directly to a target GPR.

**Operation:**

```plaintext
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
  UNPREDICTABLE
endif

temp ← (HI_{31..0} \ || \ LO_{31..0}) - ((0^{32} \ || \ GPR[rs]_{31..0}) \times (0^{32} \ || \ GPR[rt]_{31..0}))

HI ← sign_extend(temp_{63..32})

LO ← sign_extend(temp_{31..0})
```

**Exceptions:**

None

**Programming Notes:**

Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
## Move to Coprocessor 0

**Format:** MTC0 rt, rd

**Purpose:**
To move the contents of a general register to a coprocessor 0 register.

**Description:** CPR[r0, rd, sel] ← rt
The contents of general register rt are loaded into the coprocessor 0 register specified by the combination of rd and sel. Not all coprocessor 0 registers support the sel field. In those instances, the sel field must be set to zero.

**Restrictions:**
The results are **UNDEFINED** if coprocessor 0 does not contain a register as specified by rd and sel.

**Operation:**
```plaintext
if (Width(CPR[0,rd,sel]) = 64) then
    CPR[0,rd,sel] ← data
else
    CPR[0,rd,sel] ← data[31..0]
endif
```

**Exceptions:**
- Coprocessor Unusable
- Reserved Instruction
### Move Word to Floating Point

#### Format:

```
MTC1 rt, fs
```

#### Purpose:

To copy a word from a GPR to an FPU (CP1) general register

#### Description:

```
fs ← rt
```

The low word in GPR `rt` is placed into the low word of floating point (Coprocessor 1) general register `fs`. If Coprocessor 1 general registers are 64 bits wide, bits 63..32 of register `fs` become undefined.

#### Restrictions:

#### Operation:

```
data ← GPR[rt]31..0
StoreFPR(fs, UNINTERPRETED_WORD, data)
```

#### Exceptions:

Coprocessor Unusable

#### Historical Information:

For MIPS I, MIPS II, and MIPS III the value of FPR `fs` is UNPREDICTABLE for the instruction immediately following MTC1.

---

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>5</td>
<td>rt</td>
<td>5</td>
<td>5</td>
<td>11</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>COP1</th>
<th>MT</th>
<th>rt</th>
<th>fs</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>00100</td>
<td></td>
<td></td>
<td>000 0000 0000</td>
</tr>
</tbody>
</table>
Move Word to Coprocessor 2

<table>
<thead>
<tr>
<th>COP2</th>
<th>MT</th>
<th>rt</th>
<th>rd</th>
<th>0</th>
<th>sel</th>
</tr>
</thead>
<tbody>
<tr>
<td>010010</td>
<td>00100</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
</tr>
</tbody>
</table>

**Format:**
- MTC2 rt, rd
- MTC2 rt, rd, sel

**MIPS32**

**Purpose:**
To copy a word from a GPR to a COP2 general register

**Description:**
\[ rd \leftarrow rt \]
The low word in GPR \( rt \) is placed into the low word of coprocessor 2 general register specified by the \( rd \) and \( sel \) fields. If coprocessor 2 general registers are 64 bits wide, bits 63..32 of register \( rd \) become undefined. Note that not all coprocessor 2 registers may support the \( sel \) field. In those instances, the \( sel \) field must be zero.

**Restrictions:**
The results are **UNPREDICTABLE** if coprocessor 2 does not contain a register as specified by \( rd \) and \( sel \).

**Operation:**
\[
\text{data} \leftarrow \text{GPR}[rt]_{31..0} \\
\text{CPR}[2,rd,sel] \leftarrow \text{data}
\]

**Exceptions:**
Coprocessor Unusable
Move to HI Register

<table>
<thead>
<tr>
<th>Format:</th>
<th>MTHI rs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To copy a GPR to the special purpose HI register</td>
</tr>
</tbody>
</table>

**Description:**

HI ← rs

The contents of GPR rs are loaded into special register HI.

**Restrictions:**

A computed result written to the HI/LO pair by DIV, DIVU, DDIV, DDIVU, DMULT, DMULTU, MULT, or MULTU must be read by MFHI or MFLO before a new result can be written into either HI or LO.

If an MTHI instruction is executed following one of these arithmetic instructions, but before an MFLO or MFHI instruction, the contents of LO are UNPREDICTABLE. The following example shows this illegal situation:

```
MUL r2,r4  # start operation that will eventually write to HI,LO
...        # code not containing mfhi or mflo
MTHI r6    # code not containing mflo
MFLO r3    # this mflo would get an UNPREDICTABLE value
```

**Operation:**

HI ← GPR[rs]

**Exceptions:**

None

**Historical Information:**

In MIPS I-III, if either of the two preceding instructions is MFHI, the result of that MFHI is UNPREDICTABLE. Reads of the HI or LO special register must be separated from any subsequent instructions that write to them by two or more instructions. In MIPS IV and later, including MIPS32 and MIPS64, this restriction does not exist.
Move to LO Register

<table>
<thead>
<tr>
<th>MTLO</th>
<th>MIPS32 (MIPS I)</th>
</tr>
</thead>
</table>

**Format:** MTLO rs

**Purpose:**
To copy a GPR to the special purpose LO register

**Description:** LO ← rs
The contents of GPR rs are loaded into special register LO.

**Restrictions:**
A computed result written to the HI/LO pair by DIV, DIVU, DDIV, DDIVU, DMULT, DMULTU, MULT, or MULTU must be read by MFHI or MFLO before a new result can be written into either HI or LO.

If an MTLO instruction is executed following one of these arithmetic instructions, but before an MFLO or MFHI instruction, the contents of HI are UNPREDICTABLE. The following example shows this illegal situation:

```
MUL r2,r4 # start operation that will eventually write to HI,LO
...
# code not containing mfhi or mflo
MTLO r6
...
# code not containing mfhi
MFHI r3 # this mfhi would get an UNPREDICTABLE value
```

**Operation:**
LO ← GPR[rs]

**Exceptions:**
None

**Historical Information:**
In MIPS I-III, if either of the two preceding instructions is MFHI, the result of that MFHI is UNPREDICTABLE. Reads of the HI or LO special register must be separated from any subsequent instructions that write to them by two or more instructions. In MIPS IV and later, including MIPS32 and MIPS64, this restriction does not exist.
MUL

Format:  MUL rd, rs, rt

Purpose:
To multiply two words and write the result to a GPR.

Description:  rd ← rs × rt
The 32-bit word value in GPR rs is multiplied by the 32-bit value in GPR rt, treating both operands as signed values, to produce a 64-bit result. The least significant 32 bits of the product are sign-extended and written to GPR rd. The contents of HI and LO are UNPREDICTABLE after the operation. No arithmetic exception occurs under any circumstances.

Restrictions:
On 64-bit processors, if either GPR rt or GPR rs does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

Note that this instruction does not provide the capability of writing the result to the HI and LO registers.

Operation:

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then
    UndefinedResult()
endif

temp ← GPR[rs] * GPR[rt]
GPR[rd] ← sign_extend(temp31..0)
HI ← UNPREDICTABLE
LO ← UNPREDICTABLE

Exceptions:
None

Programming Notes:
In some processors the integer multiply operation may proceed asynchronously and allow other CPU instructions to execute before it is complete. An attempt to read LO or HI before the results are written interlocks until the results are ready. Asynchronous execution does not affect the program result, but offers an opportunity for performance improvement by scheduling the multiply so that other instructions can execute in parallel.

Programs that require overflow detection must check for it explicitly.

Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Floating Point Multiply

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>ft</th>
<th>fs</th>
<th>fd</th>
<th>MUL</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>000010</td>
</tr>
</tbody>
</table>

**Format:**
- MUL.S fd, fs, ft
- MUL.D fd, fs, ft
- MUL.PS fd, fs, ft

**Purpose:**
To multiply FP values

**Description:**
\[ fd \leftarrow fs \times ft \]

The value in FPR \( fs \) is multiplied by the value in FPR \( ft \). The result is calculated to infinite precision, rounded according to the current rounding mode in \( FCSR \), and placed into FPR \( fd \). The operands and result are values in format \( fmt \).

**Restrictions:**
The fields \( fs \), \( ft \), and \( fd \) must specify FPRs valid for operands of type \( fmt \); if they are not valid, the result is UNPREDICTABLE.

The operands must be values in format \( fmt \); if they are not, the result is UNPREDICTABLE and the value of the operand FPRs becomes UNPREDICTABLE.

The result of MUL.PS is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\text{StoreFPR} \ (fd, fmt, \text{ValueFPR}(fs, fmt) \times_{fmt} \text{ValueFPR}(ft, fmt))
\]

**Exceptions:**
- Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
- Inexact, Unimplemented Operation, Invalid Operation, Overflow, Underflow
MULT

**Format:** \texttt{MULT \textit{rs}, \textit{rt}}

**MIPS32 (MIPS I)**

**Purpose:**
To multiply 32-bit signed integers

**Description:** \((LO, HI) \leftarrow rs \times rt\)

The 32-bit word value in GPR \textit{rt} is multiplied by the 32-bit value in GPR \textit{rs}, treating both operands as signed values, to produce a 64-bit result. The low-order 32-bit word of the result is sign-extended and placed into special register \textit{LO}, and the high-order 32-bit word is sign-extended and placed into special register \textit{HI}.

No arithmetic exception occurs under any circumstances.

**Restrictions:**

On 64-bit processors, if either GPR \textit{rt} or GPR \textit{rs} does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**

\[
\text{if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then}
\text{UndefinedResult()}
\text{endif}
\]

\[
\text{prod} \leftarrow \text{GPR[rs]}_{31..0} \times \text{GPR[rt]}_{31..0}
\]

\[
\text{LO} \leftarrow \text{sign\_extend(prod}_{31..0}
\]

\[
\text{HI} \leftarrow \text{sign\_extend(prod}_{63..32}
\]

**Exceptions:**
None

**Programming Notes:**

In some processors the integer multiply operation may proceed asynchronously and allow other CPU instructions to execute before it is complete. An attempt to read \textit{LO} or \textit{HI} before the results are written interlocks until the results are ready. Asynchronous execution does not affect the program result, but offers an opportunity for performance improvement by scheduling the multiply so that other instructions can execute in parallel.

Programs that require overflow detection must check for it explicitly.

Where the size of the operands are known, software should place the shorter operand in GPR \textit{rt}. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
**Multiply Unsigned Word**

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** MULTU rs, rt

**Purpose:**
To multiply 32-bit unsigned integers

**Description:** (LO, HI) ← rs × rt

The 32-bit word value in GPR rt is multiplied by the 32-bit value in GPR rs, treating both operands as unsigned values, to produce a 64-bit result. The low-order 32-bit word of the result is sign-extended and placed into special register LO, and the high-order 32-bit word is sign-extended and placed into special register HI.

No arithmetic exception occurs under any circumstances.

**Restrictions:**

On 64-bit processors, if either GPR rt or GPR rs does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**

```plaintext
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
    UndefinedResult()
endif
prod ← (0 || GPR[rs] 31..0 ) × (0 || GPR[rt] 31..0 )
LO ← sign_extend(prod 31..0 )
HI ← sign_extend(prod 63..32 )
```

**Exceptions:**
None

**Programming Notes:**

In some processors the integer multiply operation may proceed asynchronously and allow other CPU instructions to execute before it is complete. An attempt to read LO or HI before the results are written interlocks until the results are ready. Asynchronous execution does not affect the program result, but offers an opportunity for performance improvement by scheduling the multiply so that other instructions can execute in parallel.

Programs that require overflow detection must check for it explicitly.

Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Floating Point Negate

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>NEG</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
</tr>
</tbody>
</table>

**Format:**
- NEG.S fd, fs
- NEG.D fd, fs
- NEG.PS fd, fs

**MIPS32 (MIPS I)**
- MIPS32 (MIPS I)
- MIPS64 (MIPS V)

**Purpose:**
To negate an FP value

**Description:** fd ← −fs

The value in FPR fs is negated and placed into FPR fd. The value is negated by changing the sign bit value. The operand and result are values in format fmt. NEG.PS negates the upper and lower halves of FPR fs independently, and ORs together any generated exceptional conditions.

This operation is arithmetic; a NaN operand signals invalid operation.

**Restrictions:**
The fields fs and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is UNPREDICTABLE. The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of NEG.PS is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**

```
    StoreFPR(fd, fmt, Negate(ValueFPR(fs, fmt)))
```

**Exceptions:**
Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
Unimplemented Operation, Invalid Operation
Floating Point Negative Multiply Add

\[
\begin{array}{cccccccc}
\text{COP1X} & \text{fr} & \text{ft} & \text{fs} & \text{fd} & \text{NMADD} & \text{fmt} \\
010011 & 6 & 5 & 5 & 5 & 6 & 5 & 3 & 3 \\
\end{array}
\]

**Format:**
- NMADD.S \( fd, fr, fs, ft \)  
  \( \text{MIPS64 (MIPS IV)} \)
- NMADD.D \( fd, fr, fs, ft \)  
  \( \text{MIPS64 (MIPS IV)} \)
- NMADD.PS \( fd, fr, fs, ft \)  
  \( \text{MIPS64 (MIPS V)} \)

**Purpose:**
To negate a combined multiply-then-add of FP values

**Description:**
\( fd \leftarrow -((fs \times ft) + fr) \)

The value in FPR \( fs \) is multiplied by the value in FPR \( ft \) to produce an intermediate product. The value in FPR \( fr \) is added to the product.

The result sum is calculated to infinite precision, rounded according to the current rounding mode in \( FCSR \), negated by changing the sign bit, and placed into FPR \( fd \). The operands and result are values in format \( fmt \).

NMADD.PS applies the operation to the upper and lower halves of FPR \( fr \), FPR \( fs \), and FPR \( ft \) independently, and ORs together any generated exceptional conditions.

*Cause* bits are ORed into the *Flag* bits if no exception is taken.

**Restrictions:**
The fields \( fr, fs, ft \), and \( fd \) must specify FPRs valid for operands of type \( fmt \); if they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format \( fmt \); if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of NMADD.PS is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\begin{align*}
\text{vfr} & \leftarrow \text{ValueFPR}(fr, fmt) \\
\text{vfs} & \leftarrow \text{ValueFPR}(fs, fmt) \\
\text{vft} & \leftarrow \text{ValueFPR}(ft, fmt) \\
\text{StoreFPR}(fd, fmt, -(vfr + \text{fmt} (vfs \times \text{fmt} vft)))
\end{align*}
\]
### Floating Point Negative Multiply Add (cont.)

**Exceptions:**
- Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**
- Inexact, Unimplemented Operation, Invalid Operation, Overflow, Underflow
Floating Point Negative Multiply Subtract

<table>
<thead>
<tr>
<th>COP1X</th>
<th>fr</th>
<th>ft</th>
<th>fs</th>
<th>fd</th>
<th>NMSUB</th>
<th>fmt</th>
</tr>
</thead>
<tbody>
<tr>
<td>010011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>111</td>
<td>3</td>
</tr>
</tbody>
</table>

**Format:**

- `NMSUB.S fd, fr, fs, ft`
- `NMSUB.D fd, fr, fs, ft`
- `NMSUB.PS fd, fr, fs, ft`

**MIPS64 (MIPS IV)**

**Purpose:**
To negate a combined multiply-then-subtract of FP values

**Description:**

\[ fd \leftarrow - ((fs \times ft) - fr) \]

The value in FPR `fs` is multiplied by the value in FPR `ft` to produce an intermediate product. The value in FPR `fr` is subtracted from the product.

The result is calculated to infinite precision, rounded according to the current rounding mode in `FCSR`, negated by changing the sign bit, and placed into FPR `fd`. The operands and result are values in format `fmt`.

`NMSUB.PS` applies the operation to the upper and lower halves of FPR `fr`, FPR `fs`, and FPR `ft` independently, and ORs together any generated exceptional conditions.

*Cause* bits are ORed into the *Flag* bits if no exception is taken.

**Restrictions:**

The fields `fr`, `fs`, `ft`, and `fd` must specify FPRs valid for operands of type `fmt`; if they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format `fmt`; if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of `NMSUB.PS` is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

**Operation:**

\[
\begin{align*}
  vfr & \leftarrow \text{ValueFPR}(fr, fmt) \\
  vfs & \leftarrow \text{ValueFPR}(fs, fmt) \\
  vft & \leftarrow \text{ValueFPR}(ft, fmt) \\
  \text{StoreFPR}(fd, fmt, -(vfsw_{fmt} vft) -_{fmt} vfr))
\end{align*}
\]
Floating Point Negative Multiply Subtract (cont.)

Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Unimplemented Operation, Invalid Operation, Overflow, Underflow
No Operation

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SLL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>0000</td>
<td>0000</td>
<td>0000</td>
<td>0000</td>
<td>0000</td>
<td>000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** NOP

**Purpose:**
To perform no operation.

**Description:**
NOP is the assembly idiom used to denote no operation. The actual instruction is interpreted by the hardware as SLL r0, r0, 0.

**Restrictions:**
None

**Operation:**
None

**Exceptions:**
None

**Programming Notes:**
The zero instruction word, which represents SLL, r0, r0, 0, is the preferred NOP for software to use to fill branch and jump delay slots and to pad out alignment sequences.
Not Or

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>NOR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** NOR rd, rs, rt

**Purpose:**
To do a bitwise logical NOT OR

**Description:** rd ← rs NOR rt

The contents of GPR rs are combined with the contents of GPR rt in a bitwise logical NOR operation. The result is placed into GPR rd.

**Restrictions:**
None

**Operation:**
GPR[rd] ← GPR[rs] nor GPR[rt]

**Exceptions:**
None
Format: OR rd, rs, rt  

Purpose: To do a bitwise logical OR

Description: rd ← rs or rt  

The contents of GPR rs are combined with the contents of GPR rt in a bitwise logical OR operation. The result is placed into GPR rd.

Restrictions: None

Operation:  

GPR[rd] ← GPR[rs] or GPR[rt]

Exceptions: None

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>OR</td>
<td>100101</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ORI rt, rs, immediate</td>
<td>MIPS32 (MIPS I)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>----------------------</td>
<td>----------------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** ORI rt, rs, immediate

**Purpose:**
To do a bitwise logical OR with a constant

**Description:** rt ← rs or immediate
The 16-bit immediate is zero-extended to the left and combined with the contents of GPR rs in a bitwise logical OR operation. The result is placed into GPR rt.

**Restrictions:**
None

**Operation:**
GPR[rt] ← GPR[rs] or zero_extend(immediate)

**Exceptions:**
None
Pair Lower Lower

PLL.PS

Format: PLL.PS fd, fs, ft

Purpose:
To merge a pair of paired single values with realignment

Description: fd ← lower(fs) || lower(ft)
A new paired-single value is formed by catenating the lower single of fs (bits 31..0) and the lower single of ft (bits 31..0).
The move is non-arithmetic; it causes no IEEE 754 exceptions.

Restrictions:
The fields fs, ft, and fd must specify FPRs valid for operands of type PS. If they are not valid, the result is UNPREDICTABLE.
The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

Operation:
StoreFPR(fd, PS, ValueFPR(fs, PS)31..0 || ValueFPR(ft, PS)31..0)

Exceptions:
Coprocessor Unusable, Reserved Instruction
**Pair Lower Upper**

**Format:** PLU.PS fd, fs, ft

**MIPS64 (MIPS V)**

**Purpose:**
To merge a pair of paired single values with realignment

**Description:**

\[ fd ← \text{lower}(fs) \; || \; \text{upper}(ft) \]

A new paired-single value is formed by catenating the lower single of \( fs \) (bits 31..0) and the upper single of \( ft \) (bits 63..32).

The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**

The fields \( fs, ft, \) and \( fd \) must specify FPRs valid for operands of type PS. If they are not valid, the result is UNPREDICTABLE.

The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**

\[
\text{StoreFPR}(fd, \text{PS}, \text{ValueFPR}(fs, \text{PS})_{31..0} \; || \; \text{ValueFPR}(ft, \text{PS})_{63..32})
\]

**Exceptions:**

Coprocessor Unusable, Reserved Instruction
Prefetch

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PREF</td>
<td></td>
<td>base</td>
<td>hint</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>110011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
`PREF hint,offset(base)`

**MIPS32 (MIPS IV)**

**Purpose:**  
To move data between memory and cache.

**Description:** `prefetch_memory(base+offset)`  
`PREF` adds the 16-bit signed `offset` to the contents of GPR `base` to form an effective byte address. The `hint` field supplies information about the way that the data is expected to be used.

`PREF` enables the processor to take some action, typically prefetching the data into cache, to improve program performance. The action taken for a specific `PREF` instruction is both system and context dependent. Any action, including doing nothing, is permitted as long as it does not change architecturally visible state or alter the meaning of a program. Implementations are expected either to do nothing, or to take an action that increases the performance of the program.

`PREF` does not cause addressing-related exceptions. If the address specified would cause an addressing exception, the exception condition is ignored and no data movement occurs. However even if no data is prefetched, some action that is not architecturally visible, such as writeback of a dirty cache line, can take place.

`PREF` never generates a memory operation for a location with an `uncached` memory access type.

If `PREF` results in a memory operation, the memory access type used for the operation is determined by the memory access type of the effective address, just as it would be if the memory operation had been caused by a load or store to the effective address.

For a cached location, the expected and useful action for the processor is to prefetch a block of data that includes the effective address. The size of the block and the level of the memory hierarchy it is fetched into are implementation specific.

The `hint` field supplies information about the way the data is expected to be used. A `hint` value cannot cause an action to modify architecturally visible state. A processor may use a `hint` value to improve the effectiveness of the prefetch action.
### Table 3-29 Values of the hint Field for the PREF Instruction

<table>
<thead>
<tr>
<th>Value</th>
<th>Name</th>
<th>Data Use and Desired Prefetch Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>load</td>
<td>Use: Prefetched data is expected to be read (not modified). Action: Fetch data as if for a load.</td>
</tr>
<tr>
<td>1</td>
<td>store</td>
<td>Use: Prefetched data is expected to be stored or modified. Action: Fetch data as if for a store.</td>
</tr>
<tr>
<td>2-3</td>
<td>Reserved</td>
<td>Reserved for future use - not available to implementations.</td>
</tr>
<tr>
<td>4</td>
<td>load_streamed</td>
<td>Use: Prefetched data is expected to be read (not modified) but not reused extensively; it “streams” through cache. Action: Fetch data as if for a load and place it in the cache so that it does not displace data prefetched as “retained.”</td>
</tr>
<tr>
<td>5</td>
<td>store_streamed</td>
<td>Use: Prefetched data is expected to be stored or modified but not reused extensively; it “streams” through cache. Action: Fetch data as if for a store and place it in the cache so that it does not displace data prefetched as “retained.”</td>
</tr>
<tr>
<td>6</td>
<td>load_retained</td>
<td>Use: Prefetched data is expected to be read (not modified) and reused extensively; it should be “retained” in the cache. Action: Fetch data as if for a load and place it in the cache so that it is not displaced by data prefetched as “streamed.”</td>
</tr>
<tr>
<td>7</td>
<td>store_retained</td>
<td>Use: Prefetched data is expected to be stored or modified and reused extensively; it should be “retained” in the cache. Action: Fetch data as if for a store and place it in the cache so that it is not displaced by data prefetched as “streamed.”</td>
</tr>
<tr>
<td>8-24</td>
<td>Reserved</td>
<td>Reserved for future use - not available to implementations.</td>
</tr>
<tr>
<td>------</td>
<td>-----------------</td>
<td>-------------------------------------------------------------</td>
</tr>
</tbody>
</table>
| 25   | writeback_invalidate (also known as "nudge") | Use: Data is no longer expected to be used.  
Action: For a writeback cache, schedule a writeback of any dirty data. At the completion of the writeback, mark the state of any cache lines written back as invalid. |
| 26-29| Implementation Dependent | Unassigned by the Architecture - available for implementation-dependent use. |
| 30   | PrepareForStore | Use: Prepare the cache for writing an entire line, without the overhead involved in filling the line from memory.  
Action: If the reference hits in the cache, no action is taken. If the reference misses in the cache, a line is selected for replacement, any valid and dirty victim is written back to memory, the entire line is filled with zero data, and the state of the line is marked as valid and dirty. |
| 31   | Implementation Dependent | Unassigned by the Architecture - available for implementation-dependent use. |

Table 3-29 Values of the hint Field for the PREF Instruction
**Prefetch (cont.)**

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
\text{vAddr} & \leftarrow \text{GPR[base]} + \text{sign\_extend(offset)} \\
(p\text{Addr, CCA}) & \leftarrow \text{AddressTranslation(vAddr, DATA, LOAD)} \\
\text{Prefetch(CCA, pAddr, vAddr, DATA, hint)} & \end{align*}
\]

**Exceptions:**
Prefetch does not take any TLB-related or address-related exceptions under any circumstances.

**Programming Notes:**
Prefetch cannot prefetch data from a mapped location unless the translation for that location is present in the TLB. Locations in memory pages that have not been accessed recently may not have translations in the TLB, so prefetch may not be effective for such locations.

Prefetch does not cause addressing exceptions. It does not cause an exception to prefetch using an address pointer value before the validity of a pointer is determined.

*Hint* field encodings whose function is described as “streamed” or “retained” convey usage intent from software to hardware. Software should not assume that hardware will always prefetch data in an optimal way. If data is to be truly retained, software should use the Cache instruction to lock data into the cache.
Prefetch Indexed PREFX

<table>
<thead>
<tr>
<th>COP1X</th>
<th>base</th>
<th>index</th>
<th>hint</th>
<th>0</th>
<th>PREFIX</th>
</tr>
</thead>
<tbody>
<tr>
<td>010011</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>00000</td>
<td>001111</td>
</tr>
</tbody>
</table>

**Format:**  
PREFX hint, index(base)

**MIPS64 (MIPS IV)**

**Purpose:**  
To move data between memory and cache.

**Description:** 
`prefetch_memory[base+index]`

PREFX adds the contents of GPR `index` to the contents of GPR `base` to form an effective byte address. The hint field supplies information about the way the data is expected to be used.

The only functional difference between the PREF and PREFX instructions is the addressing mode implemented by the two. Refer to the PREF instruction for all other details, including the encoding of the hint field.

**Restrictions:**

**Operation:**

\[
\text{vAddr} \leftarrow \text{GPR}[\text{base}] + \text{GPR}[\text{index}]
\]

\[
(p\text{Addr}, \text{CCA}) \leftarrow \text{AddressTranslation(vAddr, DATA, LOAD)}
\]

\[
\text{Prefetch(CCA, pAddr, vAddr, DATA, hint)}
\]

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Programming Notes:**

The PREFX instruction is only available on processors that implement floating point and should never be generated by compilers in situations in which the corresponding load and store indexed floating point instructions are generated. Also refer to the corresponding section in the PREF instruction description.
**Format:**  PUL.PS fd, fs, ft

**Purpose:**
To merge a pair of paired single values with realignment

**Description:**  \( fd \leftarrow \text{upper}(fs) \ || \ \text{lower}(ft) \)

A new paired-single value is formed by catenating the upper single of \( fs \) (bits 63..32) and the lower single of \( ft \) (bits 31..0).

The move is non-arithmetic; it causes no IEEE 754 exceptions.

**Restrictions:**
The fields \( fs \), \( ft \), and \( fd \) must specify FPRs valid for operands of type PS. If they are not valid, the result is UNPREDICTABLE.

The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\text{StoreFPR}(fd, \text{PS}, \text{ValueFPR}(fs, \text{PS})_{63\ldots32} \ || \ \text{ValueFPR}(ft, \text{PS})_{31\ldots0})
\]

**Exceptions:**
Coprocessor Unusable, Reserved Instruction
**Format:** PUU.PS fd, fs, ft  

**Purpose:**  
To merge a pair of paired single values with realignment  

**Description:** fd ← upper(fs) || upper(ft)  
A new paired-single value is formed by concatenating the upper single of fs (bits 63..32) and the upper single of ft (bits 63..32).  
The move is non-arithmetic; it causes no IEEE 754 exceptions.  

**Restrictions:**  
The fields fs, ft, and fd must specify FPRs valid for operands of type PS. If they are not valid, the result is UNPREDICTABLE.  
The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.  

**Operation:**  
```plaintext  
StoreFPR(fd, PS, ValueFPR(fs, PS)_{63..32} || ValueFPR(ft, PS)_{63..32})  
```

**Exceptions:**  
Coprocessor Unusable, Reserved Instruction
Reciprocal Approximation

<table>
<thead>
<tr>
<th>Format:</th>
<th>RECIP.S fd, fs</th>
<th>RECIP.D fd, fs</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS64 (MIPS IV)</td>
<td>MIPS64 (MIPS IV)</td>
<td></td>
</tr>
</tbody>
</table>

**Purpose:**
To approximate the reciprocal of an FP value (quickly)

**Description:**
\[ fd \leftarrow 1.0 / fs \]
The reciprocal of the value in FPR \( fs \) is approximated and placed into FPR \( fd \). The operand and result are values in format \( \text{fmt} \).

The numeric accuracy of this operation is implementation dependent; it does not meet the accuracy specified by the IEEE 754 Floating Point standard. The computed result differs from the both the exact result and the IEEE-mandated representation of the exact result by no more than one unit in the least-significant place (ULP).

It is implementation dependent whether the result is affected by the current rounding mode in \( FCSR \).

**Restrictions:**
The fields \( fs \) and \( fd \) must specify FPRs valid for operands of type \( \text{fmt} \); if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \( \text{fmt} \); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of RECIP.D is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**
\[ \text{StoreFPR}(fd, \text{fmt}, 1.0 / \text{valueFPR}(fs, \text{fmt})) \]
Reciprocal Approximation (cont.)

Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Division-by-zero, Unimplemented Op, Invalid Op, Overflow, Underflow
Floating Point Round to Long Fixed Point

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>ROUND.L</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>00000</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:**
- **ROUND.L.S**  
  - fd, fs
- **ROUND.L.D**  
  - fd, fs

**MIPS64 (MIPS III)**

**Purpose:**
To convert an FP value to 64-bit fixed point, rounding to nearest

**Description:**
\[
fd \leftarrow \text{convert\_and\_round}(fs)
\]
The value in FPR \(fs\), in format \(fmt\), is converted to a value in 64-bit long fixed point format and rounded to nearest/even (rounding mode 0). The result is placed in FPR \(fd\).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{63}\) to \(2^{63} - 1\), the result cannot be represented correctly and an IEEE Invalid Operation condition exists. In this case the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to \(fd\) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{63} - 1\), is written to \(fd\).

**Restrictions:**
The fields \(fs\) and \(fd\) must specify valid FPRs; \(fs\) for type \(fmt\) and \(fd\) for long fixed point; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \(fmt\); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**
\[
\text{StoreFPR}(fd, L, \text{ConvertFmt(ValueFPR}(fs, fmt), fmt, L))
\]
Floating Point Round to Long Fixed Point (cont.)

Exception:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Unimplemented Operation, Invalid Operation, Overflow
Floating Point Round to Word Fixed Point  

**ROUND.W.fmt**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1</td>
<td>fmt</td>
<td>0</td>
<td>fs</td>
<td>fd</td>
<td>ROUND.W</td>
<td>001100</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010001</td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
ROUND.W.S  fd, fs  
ROUND.W.D  fd, fs  
MIPS32 (MIPS II)  
MIPS32 (MIPS II)

**Purpose:**  
To convert an FP value to 32-bit fixed point, rounding to nearest

**Description:**  
(fd) ← convert_and_round(fs)  
The value in FPR fs, in format fmt, is converted to a value in 32-bit word fixed point format rounding to nearest/even (rounding mode 0). The result is placed in FPR fd.

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{31}\) to \(2^{31}\)-1, the result cannot be represented correctly and an IEEE Invalid Operation condition exists. In this case the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to fd and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{31}\)-1, is written to fd.

**Restrictions:**  
The fields fs and fd must specify valid FPRs; fs for type fmt and fd for word fixed point; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

**Operation:**  
\[ \text{StoreFPR}(fd, W, \text{ConvertFmt}(	ext{ValueFPR}(fs, fmt), fmt, W)) \]
Floating Point Round to Word Fixed Point (cont.)

Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Unimplemented Operation, Invalid Operation, Overflow
RSQRT.fmt

Format:
RSQRT.S   fd, fs
RSQRT.D   fd, fs

MIPS64 (MIPS IV)

Purpose:
To approximate the reciprocal of the square root of an FP value (quickly)

Description: fd ← 1.0 / sqrt(fs)
The reciprocal of the positive square root of the value in FPR fs is approximated and placed into FPR fd. The operand and result are values in format fmt.

The numeric accuracy of this operation is implementation dependent; it does not meet the accuracy specified by the IEEE 754 Floating Point standard. The computed result differs from both the exact result and the IEEE-mandated representation of the exact result by no more than two units in the least-significant place (ULP).

The effect of the current FCSR rounding mode on the result is implementation dependent.

Restrictions:
The fields fs and fd must specify FPRs valid for operands of type fmt; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format fmt; if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of RSQRT.D is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

Operation:

\[
\text{StoreFPR}(fd, \text{fmt}, 1.0 / \text{SquareRoot(valueFPR(fs, fmt))})
\]
Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Division-by-zero, Unimplemented Operation, Invalid Operation, Overflow, Underflow
Store Byte

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SB</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>101000</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  \( \text{SB \ rt, offset(base)} \)  

**MIPS32 (MIPS I)**

**Purpose:**
To store a byte to memory

**Description:**
\[ \text{memory[base+offset]} \leftarrow \text{rt} \]

The least-significant 8-bit byte of GPR \( \text{rt} \) is stored in memory at the location specified by the effective address. The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend(offset)} + \text{GPR[base]} \\
(\text{pAddr, CCA}) & \leftarrow \text{AddressTranslation} (\text{vAddr, DATA, STORE}) \\
\text{pAddr} & \leftarrow \text{pAddr}_\text{PSIZE-1..3} \ || (\text{pAddr}_{2..0} \ xor \ Reverse\_Endian^3) \\
\text{bytesel} & \leftarrow \text{vAddr}_{2..0} \ xor \ Big\_Endian^3 \_CPU \ 3 \\
\text{datadoubleword} & \leftarrow \text{GPR[rt]}_{63-8*\text{bytesel}..0} \ || 0^{8*\text{bytesel}} \\
\text{StoreMemory} (\text{CCA, BYTE, datadoubleword, pAddr, vAddr, DATA})
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error
Store Conditional Word

<table>
<thead>
<tr>
<th>SC</th>
<th>base</th>
<th>rt</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>111000</td>
<td>5</td>
<td>5</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:** SC rt, offset(base)

**Purpose:**

To store a word to memory to complete an atomic read-modify-write

**Description:** if atomic_update then memory[base+offset] ← rt, rt ← 1 else rt ← 0

The LL and SC instructions provide primitives to implement atomic read-modify-write (RMW) operations for cached memory locations.

The 16-bit signed offset is added to the contents of GPR base to form an effective address.

The SC completes the RMW sequence begun by the preceding LL instruction executed on the processor. To complete the RMW sequence atomically, the following occur:

- The least-significant 32-bit word of GPR rt is stored into memory at the location specified by the aligned effective address.
- A 1, indicating success, is written into GPR rt.
- Otherwise, memory is not modified and a 0, indicating failure, is written into GPR rt.

If either of the following events occurs between the execution of LL and SC, the SC fails:

- A coherent store is completed by another processor or coherent I/O module into the block of physical memory containing the word. The size and alignment of the block is implementation dependent, but it is at least one word and at most the minimum page size.
- An exception occurs on the processor executing the LL/SC.

If either of the following events occurs between the execution of LL and SC, the SC may succeed or it may fail; the success or failure is not predictable. Portable programs should not cause one of these events.

- A load, store, or prefetch is executed on the processor executing the LL/SC.
- The instructions executed starting with the LL and ending with the SC do not lie in a 2048-byte contiguous region of virtual memory. The region does not have to be aligned, other than the alignment required for instruction words.

The following conditions must be true or the result of the SC is undefined:

- Execution of SC must have been preceded by execution of an LL instruction.
- A RMW sequence executed without intervening exceptions must use the same address in the LL and SC. The address is the same if the virtual address, physical address, and cache-coherence algorithm are identical.
Atomic RMW is provided only for cached memory locations. The extent to which the detection of atomicity operates correctly depends on the system implementation and the memory access type used for the location:

- **MP atomicity**: To provide atomic RMW among multiple processors, all accesses to the location must be made with a memory access type of *cached coherent*.

- **Uniprocessor atomicity**: To provide atomic RMW on a single processor, all accesses to the location must be made with memory access type of either *cached noncoherent* or *cached coherent*. All accesses must be to one or the other access type, and they may not be mixed.

**I/O System**: To provide atomic RMW with a coherent I/O system, all accesses to the location must be made with a memory access type of *cached coherent*. If the I/O system does not use coherent memory operations, then atomic RMW cannot be provided with respect to the I/O reads and writes.

**Restrictions**:  
The addressed location must have a memory access type of *cached noncoherent* or *cached coherent*; if it does not, the result is undefined.

The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation**:

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}\[\text{base}] \\
\text{if } \text{vAddr}_{1..0} \neq 0^2 \text{ then } & \text{SignalException(AddressError)} \\
\text{endif} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation}(\text{vAddr}, \text{DATA}, \text{STORE}) \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{SIZE}-1..3} \ || \ (\text{pAddr}_{2..0} \text{xor} (\text{ReverseEndian} \ || \ 0^2)) \\
\text{bytesel} & \leftarrow \text{vAddr}_{2..0} \text{xor} (\text{BigEndianCPU} \ || \ 0^2) \\
\text{datadoubleword} & \leftarrow \text{GPR}[\text{rt}]_{63-8\times\text{bytesel}\ldots0} \ || \ 0^{8\times\text{bytesel}} \\
\text{if } \text{LLbit} \text{ then } & \text{StoreMemory(CCA, WORD, datadoubleword, pAddr, vAddr, DATA)} \\
\text{endif} \\
\text{GPR}[\text{rt}] & \leftarrow 0^{63} \ || \ \text{LLbit}
\end{align*}
\]
Exceptions:
TLB Refill, TLB Invalid, TLB Modified, Address Error, Reserved Instruction

Programming Notes:
LL and SC are used to atomically update memory locations, as shown below.

```
L1:
  LL  T1, (T0)  # load counter
  ADDI T2, T1, 1  # increment
  SC  T2, (T0)  # try to store, checking for atomicity
  BEQ T2, 0, L1  # if not atomic (0), try again
  NOP  # branch-delay slot
```

Exceptions between the LL and SC cause SC to fail, so persistent exceptions must be avoided. Some examples of these are arithmetic operations that trap, system calls, and floating point operations that trap or require software emulation assistance.

LL and SC function on a single processor for cached noncoherent memory so that parallel programs can be run on uniprocessor systems that do not support cached coherent memory access types.
Store Conditional Doubleword

**Format:** SCD rt, offset(base)  
**Purpose:** To store a doubleword to memory to complete an atomic read-modify-write

**Description:**

if atomic_update then memory[base+offset] ← rt, rt ← 1 else rt ← 0

The 16-bit signed offset is added to the contents of GPR base to form an effective address.

The SCD completes the RMW sequence begun by the preceding LLD instruction executed on the processor.

If it would complete the RMW sequence atomically, the following occur:

- The 64-bit doubleword of GPR rt is stored into memory at the location specified by the aligned effective address.
- A 1, indicating success, is written into GPR rt.

Otherwise, memory is not modified and a 0, indicating failure, is written into GPR rt.

If either of the following events occurs between the execution of LLD and SCD, the SCD fails:

- Another processor completes a coherent store or a coherent I/O module into the block of physical memory containing the word. The size and alignment of the block is implementation dependent, but it is at least one doubleword and at most the minimum page size.
- An exception occurs on the processor executing the LLD/SCD.

An implementation may detect an exception in one of three ways:

- detect exceptions and fail when an exception occurs
- fail after the return-from-interrupt instruction (RFE or ERET) is executed
- both of the above

If either of the following events occurs between the execution of LLD and SCD, the SCD may succeed or it may fail; success or failure is not predictable. Portable programs should not cause these events:

- A memory access instruction (load, store, or prefetch) is executed on the processor executing the LLD/SCD.
- The instructions executed starting with the LLD and ending with the SCD do not lie in a 2048-byte contiguous region of virtual memory. (The region does not have to be aligned, other than the alignment required for instruction words.)

The following two conditions must be true or the result of the SCD is undefined:

- Execution of the SCD must be preceded by execution of an LLD instruction.
- An RMW sequence executed without intervening exceptions must use the same address in the LLD and SCD. The address is the same if the virtual address, physical address, and cache-coherence algorithm are identical.
Atomic RMW is provided only for memory locations with *cached noncoherent* or *cached coherent* memory access types. The extent to which the detection of atomicity operates correctly depends on the system implementation and the memory access type used for the location:

- **MP atomicity**: To provide atomic RMW among multiple processors, all accesses to the location must be made with a memory access type of *cached coherent*.

- **Uniprocessor atomicity**: To provide atomic RMW on a single processor, all accesses to the location must be made with memory access type of either *cached noncoherent* or *cached coherent*. All accesses must be to one or the other access type, and they may not be mixed.

- **I/O System**: To provide atomic RMW with a coherent I/O system, all accesses to the location must be made with a memory access type of *cached coherent*. If the I/O system does not use coherent memory operations, then atomic RMW cannot be provided with respect to the I/O reads and writes.

This section applies to User-mode operation on all MIPS processors that support the MIPS III architecture. There may be other implementation-specific events, such as privileged CP0 instructions, that can cause an SCD instruction to fail in some cases. System programmers using LLD/SCD should consult implementation-specific documentation.

**Restrictions:**

The addressed location must have a memory access type of *cached noncoherent* or *cached coherent*; if it does not, the result is undefined. The 64-bit doubleword of register \( rt \) is conditionally stored in memory at the location specified by the aligned effective address. The 16-bit signed \( offset \) is added to the contents of GPR \( base \) to form the effective address.

The effective address must be naturally-aligned. If any of the 3 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
    vAddr & \leftarrow \text{sign\_extend}(offset) + \text{GPR}[base] \\
    \text{if } vAddr_{2..0} \neq 0^3 \text{ then} & \quad \text{SignalException(AddressError)} \\
    \text{endif} \\
    (pAddr, CCA) & \leftarrow \text{AddressTranslation}(vAddr, DATA, STORE) \\
    \text{datadoubleword} & \leftarrow \text{GPR}[rt] \\
    \text{if } LLbit \text{ then} & \quad \text{StoreMemory}(CCA, \text{DOUBLEWORD}, \text{datadoubleword}, pAddr, vAddr, DATA) \\
    \text{endif} \\
    \text{GPR}[rt] & \leftarrow 0^{63} | | LLbit
\end{align*}
\]
Exceptions:
TLB Refill, TLB Invalid, TLB Modified, Address Error, Reserved Instruction

Programming Notes:
LLD and SCD are used to atomically update memory locations, as shown below.

L1:

```
LLD T1, (T0)  # load counter
ADDI T2, T1, 1  # increment
SCD T2, (T0)  # try to store,
    # checking for atomicity
BEQ T2, 0, L1  # if not atomic (0), try again
NOP  # branch-delay slot
```

Exceptions between the LLD and SCD cause SCD to fail, so persistent exceptions must be avoided. Some examples of such exceptions are arithmetic operations that trap, system calls, and floating point operations that trap or require software emulation assistance.

LLD and SCD function on a single processor for cached noncoherent memory so that parallel programs can be run on uniprocessor systems that do not support cached coherent memory access types.
Store Doubleword

### Format:
SD rt, offset(base)

### Purpose:
To store a doubleword to memory

### Description:
memory[base+offset] ← rt

The 64-bit doubleword in GPR rt is stored in memory at the location specified by the aligned effective address. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

### Restrictions:
The effective address must be naturally-aligned. If any of the 3 least-significant bits of the effective address is non-zero, an Address Error exception occurs.

### Operation:
```
vAddr ← sign_extend(offset) + GPR[base]
if vAddr_2..0 ≠ 0^3 then
    SignalException(AddressError)
endif
(pAddr, CCA)← AddressTranslation (vAddr, DATA, STORE)
datadoubleword← GPR[rt]
StoreMemory (CCA, DOUBLEWORD, datadoubleword, pAddr, vAddr, DATA)
```

### Exceptions:
TLB Refill, TLB Invalid, TLB Modified, Address Error, Reserved Instruction
**Software Debug Breakpoint**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL2</td>
<td>code</td>
<td>SDBBP</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>011100</td>
<td></td>
<td>111111</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  SDBBP code

**Purpose:**
To cause a debug breakpoint exception

**Description:**
This instruction causes a debug exception, passing control to the debug exception handler. The code field can be used for passing information to the debug exception handler, and is retrieved by the debug exception handler only by loading the contents of the memory word containing the instruction, using the DEPC register. The CODE field is not used in any way by the hardware.

**Restrictions:**

**Operation:**

```plaintext
If DebugDM = 0 then
    SignalDebugBreakpointException()
else
    SignalDebugModeBreakpointException()
endif
```

**Exceptions:**
Debug Breakpoint Exception
Store Doubleword from Floating Point

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDC1</td>
<td>base</td>
<td>ft</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11101</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: SDC1 ft, offset(base)

Purpose:
To store a doubleword from an FPR to memory

Description: memory[base+offset] ← ft
The 64-bit doubleword in FPR ft is stored in memory at the location specified by the aligned effective address. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

Restrictions:
An Address Error exception occurs if EffectiveAddress[2..0] ≠ 0 (not doubleword-aligned).

Operation:
```markdown
vAddr ← sign_extend(offset) + GPR[base]
if vAddr[2..0] ≠ 0 then
   SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, STORE)
datadoubleword ← ValueFPR(ft, UNINTERPRETED_DOUBLEWORD)
StoreMemory(CCA, DOUBLEWORD, datadoubleword, pAddr, vAddr, DATA)
```

Exceptions:
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, TLB Modified, Address Error
Store Doubleword from Coprocessor 2

**Format:** SDC2 rt, offset(base)

**Purpose:**
To store a doubleword from a Coprocessor 2 register to memory

**Description:** memory[base+offset] ← rt

The 64-bit doubleword in Coprocessor 2 register rt is stored in memory at the location specified by the aligned effective address. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**
An Address Error exception occurs if EffectiveAddress2..0 ≠ 0 (not doubleword-aligned).

**Operation:**
\[
\text{vAddr} \leftarrow \text{sign\_extend(offset)} + \text{GPR[base]}
\]
if vAddr2..0 ≠ 0 then
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, STORE)
datadoubleword ← CPR[2,rt,0]
StoreMemory(CCA, DOUBLEWORD, datadoubleword, pAddr, vAddr, DATA)

**Exceptions:**
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, TLB Modified, Address Error
Store Doubleword Left

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>101100</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SDL rt, offset(base)  

**MIPS64 (MIPS III)**

**Purpose:**

To store the most-significant part of a doubleword to an unaligned memory address

**Description:** memory[base+offset] ← Some_Bytes_From rt

The 16-bit signed offset is added to the contents of GPR base to form an effective address (EffAddr). EffAddr is the address of the most-significant of 8 consecutive bytes forming a doubleword (DW) in memory, starting at an arbitrary byte boundary.

A part of DW, the most-significant 1 to 8 bytes, is in the aligned doubleword containing EffAddr. The same number of most-significant (left) bytes of GPR rt are stored into these bytes of DW.

The figure below illustrates this operation for big-endian byte ordering. The 8 consecutive bytes in 2..9 form an unaligned doubleword starting at location 2. A part of DW, 6 bytes, is located in the aligned doubleword containing the most-significant byte at 2. First, SDL stores the 6 most-significant bytes of the source register into these bytes in memory. Next, the complementary SDR instruction stores the remainder of DW.

**Figure 3-11 Unaligned Doubleword Store With SDL and SDR**

Doubleword at byte 2 in big-endian memory; each memory byte contains its own address

<table>
<thead>
<tr>
<th></th>
<th>most</th>
<th>— significance —</th>
<th>least</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>5</td>
<td>6</td>
<td>7</td>
<td>8</td>
<td>9</td>
</tr>
<tr>
<td>10</td>
<td>11</td>
<td>12</td>
<td>13</td>
<td>14</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

 Memory

![Doubleword at byte 2 in big-endian memory; each memory byte contains its own address](image)

A B C D E F G H  

GPR 24

After executing

SDL $24,2($0)

Then after

SDR $24,9($0)
The bytes stored from the source register to memory depend on both the offset of the effective address within an aligned doubleword—that is, the low 3 bits of the address (\textit{vAddr2..0})—and the current byte-ordering mode of the processor (big- or little-endian). The figure below shows the bytes stored for every combination of offset and byte ordering.

**Figure 3-12 Bytes Stored by an SDL Instruction**

<table>
<thead>
<tr>
<th>Initial Memory Contents and Byte Offsets</th>
<th>Contents of Source Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>most — significance — least</td>
<td>vAddr2..0</td>
</tr>
<tr>
<td>0 i j k l m n o p</td>
<td>A B C D E F G H</td>
</tr>
<tr>
<td>7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Memory contents after instruction (shaded is unchanged)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Big-endian byte ordering</td>
</tr>
<tr>
<td>vAddr2..0</td>
</tr>
<tr>
<td>Little-endian byte ordering</td>
</tr>
</tbody>
</table>

Restrictions:
Operation:

\[
vAddr \leftarrow \text{sign}_\text{extend} (\text{offset}) + \text{GPR[base]}
\]
\[
(pAddr, \text{CCA}) \leftarrow \text{AddressTranslation} (vAddr, \text{DATA, STORE})
\]
\[
pAddr \leftarrow pAddr_{\text{PSIZE-1..3}} || (pAddr_{2..0} \text{ xor ReverseEndian}^3)
\]
If BigEndianMem = 0 then
\[
pAddr \leftarrow pAddr_{\text{PSIZE-1..3}} || 0^3
\]
endif
\[
\text{bytesel} \leftarrow vAddr_{2..0} \text{ xor BigEndianCPU}^3
\]
\[
\text{datadoubleword} \leftarrow 0^{56-8\text{bytesel}} || \text{GPR[rt]}_{63..56-8\text{bytesel}}
\]
\[
\text{StoreMemory} (\text{CCA, byte, datadoubleword, pAddr, vAddr, DATA})
\]

Exceptions:

TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error, Reserved Instruction
Store Doubleword Right

**Format:**  \[ \text{SDR} \ rt, \, \text{offset}(\text{base}) \]

**MIPS64 (MIPS III)**

**Purpose:**
To store the least-significant part of a doubleword to an unaligned memory address

**Description:**  \[ \text{memory}[\text{base}+\text{offset}] \leftarrow \text{Some}_{-}\text{Bytes}_{-}\text{From} \ rt \]

The 16-bit signed offset is added to the contents of GPR base to form an effective address (EffAddr). EffAddr is the address of the least-significant of 8 consecutive bytes forming a doubleword (DW) in memory, starting at an arbitrary byte boundary.

A part of DW, the least-significant 1 to 8 bytes, is in the aligned doubleword containing EffAddr. The same number of least-significant (right) bytes of GPR rt are stored into these bytes of DW.

The figure below illustrates this operation for big-endian byte ordering. The 8 consecutive bytes in 2..9 form an unaligned doubleword starting at location 2. A part of DW, 2 bytes, is located in the aligned doubleword containing the least-significant byte at 9. First, SDR stores the 2 least-significant bytes of the source register into these bytes in memory. Next, the complementary SDL stores the remainder of DW.

**Figure 3-13 Unaligned Doubleword Store With SDR and SDL**
The bytes stored from the source register to memory depend on both the offset of the effective address within an aligned doubleword—that is, the low 3 bits of the address ($vAddr2..0$)—and the current byte ordering mode of the processor (big- or little-endian). Figure 3-14 shows the bytes stored for every combination of offset and byte-ordering.

**Figure 3-14 Bytes Stored by an SDR Instruction**

```
<table>
<thead>
<tr>
<th>Big-endian byte ordering</th>
<th>Contents of $vAddr2..0$</th>
<th>Little-endian byte ordering</th>
</tr>
</thead>
<tbody>
<tr>
<td>H j k l m n o p</td>
<td>0</td>
<td>A B C D E F G H</td>
</tr>
<tr>
<td>G H k l m n o p</td>
<td>1</td>
<td>B C D E F G H</td>
</tr>
<tr>
<td>F G H l m n o p</td>
<td>2</td>
<td>C D E F G H o p</td>
</tr>
<tr>
<td>E F G H m n o p</td>
<td>3</td>
<td>D E F G H o p</td>
</tr>
<tr>
<td>D E F G H n o p</td>
<td>4</td>
<td>E F G H m n o p</td>
</tr>
<tr>
<td>C D E F G H o p</td>
<td>5</td>
<td>F G H l m n o p</td>
</tr>
<tr>
<td>B C D E F G H p</td>
<td>6</td>
<td>G H k l m n o p</td>
</tr>
<tr>
<td>A B C D E F G H</td>
<td>7</td>
<td>H j k l m n o p</td>
</tr>
</tbody>
</table>
```

**Restrictions:**

- Initial Memory contents and byte offsets
- Contents of Source Register
- Memory contents after instruction (shaded is unchanged)
Operation:

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign_extend} (\text{offset}) + \text{GPR[base]} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation} (\text{vAddr}, \text{DATA}, \text{STORE}) \\
\text{pAddr} & \leftarrow \text{pAddr}_{PSIZE-1..3} \mid \mid (\text{pAddr}_{2..0} \text{ xor ReverseEndian}^3) \\
\text{If BigEndianMem = 0 then} \\
\text{pAddr} & \leftarrow \text{pAddr}_{PSIZE-1..3} \mid \mid 0^3 \\
\text{endif} \\
\text{bytesel} & \leftarrow \text{vAddr}_{1..0} \text{ xor BigEndianCPU}^3 \\
\text{datadoubleword} & \leftarrow \text{GPR[rt]}_{63-8\text{*bytesel} \mid \mid 0^8\text{*bytesel}} \\
\text{StoreMemory} (\text{CCA}, \text{DOUBLEWORD-byte}, \text{datadoubleword}, \text{pAddr}, \text{vAddr}, \text{DATA})
\end{align*}
\]

Exceptions:

TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error, Reserved Instruction
Store Doubleword Indexed from Floating Point

**Format:**  
SDXC1 fs, index(base)

**Purpose:**  
To store a doubleword from an FPR to memory (GPR+GPR addressing)

**Description:**  
memory[base+index] ← fs

The 64-bit doubleword in FPR fs is stored in memory at the location specified by the aligned effective address. The contents of GPR index and GPR base are added to form the effective address.

**Restrictions:**

An Address Error exception occurs if EffectiveAddress2..0 ≠ 0 (not doubleword-aligned).

**Operation:**

vAddr ← GPR[base] + GPR[index]
if vAddr2..0 ≠ 0
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, STORE)
datadoubleword ← ValueFPR(ft, UNINTERPRETED_DOUBLEWORD)
StoreMemory(CCA, DOUBLEWORD, datadoubleword, pAddr, vAddr, DATA)

**Exceptions:**

TLB Refill, TLB Invalid, TLB Modified, Coprocessor Unusable, Address Error, Reserved Instruction.
**Store Halfword**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SH</td>
<td>101001</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** 
\[ SH \ rt, \ offset(base) \]  
MIPS32 (MIPS I)

**Purpose:**
To store a halfword to memory

**Description:**
\[ memory\[\text{base+offset}\] \leftarrow rt \]

The least-significant 16-bit halfword of register \(rt\) is stored in memory at the location specified by the aligned effective address. The 16-bit signed \(offset\) is added to the contents of GPR \(base\) to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If the least-significant bit of the address is non-zero, an Address Error exception occurs.

**Operation:**
\[
\text{vAddr} \leftarrow \text{sign}_\text{extend}(\text{offset}) + \text{GPR}[\text{base}]
\]
\[
\text{if vAddr}_0 \neq 0 \text{ then}
\quad \text{SignalException(AddressError)}
\]
\[
\text{endif}
\]
\[
(\text{pAddr}, \text{CCA}) \leftarrow \text{AddressTranslation} \left(\text{vAddr}, \text{DATA}, \text{STORE}\right)
\]
\[
\text{pAddr} \leftarrow \text{pAddr}_{\text{SIZE}-1..3} || (\text{pAddr}_{12..0} \text{xor } (\text{ReverseEndian}_2 || 0))
\]
\[
\text{bytesel} \leftarrow \text{vAddr}_{12..0} \text{xor } (\text{BigEndianCPU}_2 || 0)
\]
\[
\text{datadoubleword} \leftarrow \text{GPR}[\text{rt}]_{63-8*\text{bytesel}..0} || 0^8*\text{bytesel}
\]
\[
\text{StoreMemory} \left(\text{CCA}, \text{HALFWORD}, \text{datadoubleword}, \text{pAddr}, \text{vAddr}, \text{DATA}\right)
\]

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Address Error
Shift Word Left Logical

Format: \texttt{SLL rd, rt, sa}

Purpose:
To left-shift a word by a fixed number of bits

Description: \texttt{rd} $\leftarrow$ \texttt{rt} $\ll$ \texttt{sa}

The contents of the low-order 32-bit word of GPR \texttt{rt} are shifted left, inserting zeros into the emptied bits; the word result is sign-extended and placed in GPR \texttt{rd}. The bit-shift amount is specified by \texttt{sa}.

Restrictions:
None

Operation:

\[
\begin{align*}
\text{s} & \leftarrow \text{sa} \\
\text{temp} & \leftarrow \text{GPR}[\text{rt}]_{(31-s)}..0 \mid 0^s \\
\text{GPR}[\text{rd}] & \leftarrow \text{sign\_extend}(\text{temp})
\end{align*}
\]

Exceptions:
None

Programming Notes:
Unlike nearly all other word operations, the SLL input operand does not have to be a properly sign-extended word value to produce a valid sign-extended 32-bit result. The result word is always sign-extended into a 64-bit destination register; this instruction with a zero shift amount truncates a 64-bit value to 32 bits and sign-extends it.

SLL r0, r0, 0, expressed as NOP, is the assembly idiom used to denote no operation.

SLL r0, r0, 1, expressed as SSNOP, is the assembly idiom used to denote no operation that causes an issue break on superscalar processors.
Shift Word Left Logical Variable

Format:  \texttt{SLLV \textit{rd}, \textit{rt}, \textit{rs}}

MIPS32 (MIPS I)

Purpose: To left-shift a word by a variable number of bits

Description: \texttt{\textit{rd} \leftarrow \textit{rt} \ll \textit{rs}}

The contents of the low-order 32-bit word of GPR \textit{rt} are shifted left, inserting zeros into the emptied bits; the result word is sign-extended and placed in GPR \textit{rd}. The bit-shift amount is specified by the low-order 5 bits of GPR \textit{rs}.

Restrictions: None

Operation:

\begin{align*}
  s & \leftarrow \text{GPR}[\textit{rs}]_4..0 \\
  \text{temp} & \leftarrow \text{GPR}[\textit{rt}]_{(31-s)\ldots0} || 0^s \\
  \text{GPR}[\textit{rd}] & \leftarrow \text{sign\_extend}(\text{temp})
\end{align*}

Exceptions: None

Programming Notes:

Unlike nearly all other word operations, the input operand does not have to be a properly sign-extended word value to produce a valid sign-extended 32-bit result. The result word is always sign-extended into a 64-bit destination register; this instruction with a zero shift amount truncates a 64-bit value to 32 bits and sign-extends it.
Set on Less Than

<table>
<thead>
<tr>
<th>SLT</th>
<th>MIPS32 (MIPS I)</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
</tr>
<tr>
<td>SPECIAL</td>
<td>rs</td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:**  SLT rd, rs, rt

**Purpose:**
To record the result of a less-than comparison

**Description:**  rd ← (rs < rt)

Compare the contents of GPR rs and GPR rt as signed integers and record the Boolean result of the comparison in GPR rd. If GPR rs is less than GPR rt, the result is 1 (true); otherwise, it is 0 (false).

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

if GPR[rs] < GPR[rt] then
    GPR[rd] ← GPRLEN-1 || 1
else
    GPR[rd] ← GPRLEN
endif

**Exceptions:**
None
**Set on Less Than Immediate**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLTI</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001010</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  \( \text{SLTI} \ rt, \ rs, \ \text{immediate} \)  

**MIPS32 (MIPS I)**

**Purpose:**
To record the result of a less-than comparison with a constant

**Description:**  \( rt \leftarrow (rs < \text{immediate}) \)

Compare the contents of GPR \( rs \) and the 16-bit signed \( \text{immediate} \) as signed integers and record the Boolean result of the comparison in GPR \( rt \). If GPR \( rs \) is less than \( \text{immediate} \), the result is 1 (true); otherwise, it is 0 (false).

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

\[
\text{if } \text{GPR}[rs] < \text{signExtend}(\text{immediate}) \text{ then} \\
\quad \text{GPR}[rd] \leftarrow 0^{\text{GPRLEN}-1} \parallel 1 \\
\text{else} \\
\quad \text{GPR}[rd] \leftarrow 0^{\text{GPRLEN}}
\]

**Exceptions:**
None
Set on Less Than Immediate Unsigned

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLTIU</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  \texttt{SLTIU \texttt{rt}, \texttt{rs}, \texttt{immediate}}

**MIPS32 (MIPS I)**

**Purpose:**
To record the result of an unsigned less-than comparison with a constant

**Description:** \( \texttt{rt} \leftarrow (\texttt{rs} < \texttt{immediate}) \)

Compare the contents of GPR \texttt{rs} and the sign-extended 16-bit \texttt{immediate} as unsigned integers and record the Boolean result of the comparison in GPR \texttt{rt}. If GPR \texttt{rs} is less than \texttt{immediate}, the result is 1 (true); otherwise, it is 0 (false).

Because the 16-bit \texttt{immediate} is sign-extended before comparison, the instruction can represent the smallest or largest unsigned numbers. The representable values are at the minimum \([0, 32767]\) or maximum \([\text{max}_{\text{unsigned}}-32767, \text{max}_{\text{unsigned}}]\) end of the unsigned range.

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

\[
\begin{align*}
\text{if } (0 || \text{GPR[rs]}) < (0 || \text{sign_extend(immediate)}) \text{ then} \\
\quad \text{GPR[rd]} \leftarrow 0^{\text{GPRLEN}-1} || 1 \\
\text{else} \\
\quad \text{GPR[rd]} \leftarrow 0^{\text{GPRLEN}} \\
\end{align*}
\]

**Exceptions:**
None
Set on Less Than Unsigned

**Format:** `SLTU rd, rs, rt`

**Purpose:**
To record the result of an unsigned less-than comparison

**Description:**
\[ rd \leftarrow (rs < rt) \]

Compare the contents of GPR \(rs\) and GPR \(rt\) as unsigned integers and record the Boolean result of the comparison in GPR \(rd\). If GPR \(rs\) is less than GPR \(rt\), the result is 1 (true); otherwise, it is 0 (false).

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

```c
if (0 || GPR[rs]) < (0 || GPR[rt]) then
    GPR[rd] \leftarrow 0^{GPRLEN-1} || 1
else
    GPR[rd] \leftarrow 0^{GPRLEN}
endif
```

**Exceptions:**
None
Floating Point Square Root

**Format:**

- SQRT.S fd, fs
- SQRT.D fd, fs

**MIPS32 (MIPS II)**

**Purpose:**

To compute the square root of an FP value

**Description:**

\[ fd \leftarrow \text{SQRT}(fs) \]

The square root of the value in FPR \( fs \) is calculated to infinite precision, rounded according to the current rounding mode in FCSR, and placed into FPR \( fd \). The operand and result are values in format \( fmt \).

If the value in FPR \( fs \) corresponds to \(-0\), the result is \(-0\).

**Restrictions:**

- If the value in FPR \( fs \) is less than 0, an Invalid Operation condition is raised.
- The fields \( fs \) and \( fd \) must specify FPRs valid for operands of type \( fmt \); if they are not valid, the result is UNPREDICTABLE.
- The operand must be a value in format \( fmt \); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

**Operation:**

\[ \text{StoreFPR}(fd, fmt, \text{SquareRoot}(\text{ValueFPR}(fs, fmt))) \]

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**

Invalid Operation, Inexact, Unimplemented Operation
Shift Word Right Arithmetic  

**Format:** SRA rd, rt, sa  

**Purpose:**
To execute an arithmetic right-shift of a word by a fixed number of bits

**Description:** 
rd ← rt >> sa (arithmetic)  
The contents of the low-order 32-bit word of GPR rt are shifted right, duplicating the sign-bit (bit 31) in the emptied bits; the word result is sign-extended and placed in GPR rd. The bit-shift amount is specified by sa.

**Restrictions:**
On 64-bit processors, if GPR rt does not contain a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**

```
if NotWordValue(GPR[rt]) then
  UndefinedResult()
endif
s ← sa
temp ← (GPR[rt]31) \|
GPR[rd] ← sign_extend(temp)
```

**Exceptions:** None
## Shift Word Right Arithmetic Variable

**Format:** SRAV rd, rt, rs  

### MIPS32 (MIPS I)

**Purpose:**  
To execute an arithmetic right-shift of a word by a variable number of bits

**Description:**  
\[
\text{rd} \leftarrow \text{rt} >> \text{rs} \quad \text{(arithmetic)}
\]

The contents of the low-order 32-bit word of GPR rt are shifted right, duplicating the sign-bit (bit 31) in the emptied bits; the word result is sign-extended and placed in GPR rd. The bit-shift amount is specified by the low-order 5 bits of GPR rs.

**Restrictions:**  
On 64-bit processors, if GPR rt does not contain a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**

\[
\begin{align*}
\text{if NotWordValue(GPR[rt]) then} \\
\text{UndefinedResult()} \\
\text{endif} \\
\text{s} & \leftarrow \text{GPR[rs]4..0} \\
\text{temp} & \leftarrow (\text{GPR[rt]31})^s || \text{GPR[rt]31..s} \\
\text{GPR[rd]} & \leftarrow \text{signExtend(temp)}
\end{align*}
\]

**Exceptions:**

None
Shift Word Right Logical

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL 000000</td>
<td>0</td>
<td>0000</td>
<td>rt</td>
<td>rd</td>
<td>sa</td>
<td>SRL 000010</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SRL rd, rt, sa

**MIPS32 (MIPS I)**

**Purpose:**
To execute a logical right-shift of a word by a fixed number of bits

**Description:** rd ← rt >> sa (logical)
The contents of the low-order 32-bit word of GPR rt are shifted right, inserting zeros into the emptied bits; the word result is sign-extended and placed in GPR rd. The bit-shift amount is specified by sa.

**Restrictions:**
On 64-bit processors, if GPR rt does not contain a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**
```plaintext
if NotWordValue(GPR[rt]) then
    UndefinedResult()
endif
s ← sa
temp ← 0^s || GPR[rt]31...s
GPR[rd]← sign_extend(temp)
```

**Exceptions:**
None
Shift Word Right Logical Variable

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>SRLV</td>
<td>000110</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SRLV rd, rt, rs

**MIPS32 (MIPS I)**

**Purpose:**
To execute a logical right-shift of a word by a variable number of bits

**Description:** rd ← rt >> rs      (logical)
The contents of the low-order 32-bit word of GPR rt are shifted right, inserting zeros into the emptied bits; the word result is sign-extended and placed in GPR rd. The bit-shift amount is specified by the low-order 5 bits of GPR rs.

**Restrictions:**
On 64-bit processors, if GPR rt does not contain a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

**Operation:**

```plaintext
if NotWordValue(GPR[rt]) then
  UndefinedResult()
endif
s ← GPR[rs]4..0
temp ← 0s || GPR[rt]31..s
GPR[rd] ← sign_extend(temp)
```

**Exceptions:**
None
Superscalar No Operation

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>000000</td>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SSNOP

**MIPS32**

**Purpose:**
Break superscalar issue on a superscalar processor.

**Description:**
SSNOP is the assembly idiom used to denote superscalar no operation. The actual instruction is interpreted by the hardware as SLL r0, r0, 1.

This instruction alters the instruction issue behavior on a superscalar processor by forcing the SSNOP instruction to single-issue. The processor must then end the current instruction issue between the instruction previous to the SSNOP and the SSNOP. The SSNOP then issues alone in the next issue slot.

On a single-issue processor, this instruction is a NOP that takes an issue slot.

**Restrictions:**
None

**Operation:**
None

**Exceptions:**
None

**Programming Notes:**
SSNOP is intended for use primarily to allow the programmer control over CP0 hazards by converting instructions into cycles in a superscalar processor. For example, to insert at least two cycles between an MTC0 and an ERET, one would use the following sequence:

```
mtc0 x,y
ssnop
ssnop
eret
```

Based on the normal issues rules of the processor, the MTC0 issues in cycle T. Because the SSNOP instructions must issue alone, they may issue no earlier than cycle T+1 and cycle T+2, respectively. Finally, the ERET issues no earlier than cycle T+3. Note that although the instruction after an SSNOP may issue no earlier than the cycle after the SSNOP is issued, that instruction may issue later. This is because other implementation-dependent issue rules may apply that prevent an issue in the next cycle. Processors should not introduce any unnecessary delay in issuing SSNOP instructions.
Format:  SUB rd, rs, rt

Purpose:
To subtract 32-bit integers. If overflow occurs, then trap

Description:  rd ← rs - rt
The 32-bit word value in GPR rt is subtracted from the 32-bit value in GPR rs to produce a 32-bit result. If the subtraction results in 32-bit 2's complement arithmetic overflow, then the destination register is not modified and an Integer Overflow exception occurs. If it does not overflow, the 32-bit result is sign-extended and placed into GPR rd.

Restrictions:

On 64-bit processors, if either GPR rt or GPR rs does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is UNPREDICTABLE.

Operation:

    if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
        UndefinedResult()
    endif
    temp ← (GPR[rs]31 || GPR[rs]31..0) - (GPR[rt]31 || GPR[rt]31..0)
    if temp32 ≠ temp31 then
        SignalException(IntegerOverflow)
    else
        GPR[rd] ← sign_extend(temp31..0)
    endif

Exceptions:
Integer Overflow

Programming Notes:
SUBU performs the same arithmetic operation but does not trap on overflow.
## Floating Point Subtract

**Format:**

<table>
<thead>
<tr>
<th>COP1</th>
<th>fmt</th>
<th>ft</th>
<th>fs</th>
<th>fd</th>
<th>SUB</th>
<th>000001</th>
</tr>
</thead>
<tbody>
<tr>
<td>010001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td>0</td>
</tr>
</tbody>
</table>

- **SUB.S** fd, fs, ft
- **SUB.D** fd, fs, ft
- **SUB.PS** fd, fs, ft

**MIPS32 (MIPS I)**

**MIPS32 (MIPS I)**

**MIPS64 (MIPS V)**

### Purpose:

To subtract FP values

### Description:

\[ fd \leftarrow fs - ft \]

The value in FPR \( ft \) is subtracted from the value in FPR \( fs \). The result is calculated to infinite precision, rounded according to the current rounding mode in \( FCSR \), and placed into FPR \( fd \). The operands and result are values in format \( fmt \). **SUB.PS** subtracts the upper and lower halves of FPR \( fs \) and FPR \( ft \) independently, and ORs together any generated exceptional conditions.

### Restrictions:

The fields \( fs, ft, \) and \( fd \) must specify FPRs valid for operands of type \( fmt \). If they are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format \( fmt \); if they are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of **SUB.PS** is **UNPREDICTABLE** if the processor is executing in 16 FP registers mode.

### Operation:

\[ \text{StoreFPR (fd, fmt, ValueFPR(fs, fmt) -}_{fmt} \text{ValueFPR(ft, fmt))} \]

### CPU Exceptions:

Coprocessor Usable, Reserved Instruction

### FPU Exceptions:

Inexact, Overflow, Underflow, Invalid Op, Unimplemented Op
### Subtract Unsigned Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>SUBU</td>
<td>100011</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SUBU rd, rs, rt

**MIPS32 (MIPS I)**

**Purpose:**
To subtract 32-bit integers

**Description:** rd ← rs - rt

The 32-bit word value in GPR rt is subtracted from the 32-bit value in GPR rs and the 32-bit arithmetic result is sign-extended and placed into GPR rd.

No integer overflow exception occurs under any circumstances.

**Restrictions:**

On 64-bit processors, if either GPR rt or GPR rs does not contain sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is **UNPREDICTABLE**.

**Operation:**

```
if NotWordValue(GPR[rs]) or NotWordValue(GPR[rt]) then
    UndefinedResult()
endif

temp ← GPR[rs] - GPR[rt]
GPR[rd] ← sign_extend(temp)
```

**Exceptions:**
None

**Programming Notes:**
The term “unsigned” in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. It is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
Store Doubleword Indexed Unaligned from Floating Point

**SUXC1**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP1X</td>
<td>base</td>
<td>index</td>
<td>fs</td>
<td>0</td>
<td>00000</td>
<td>SUXC1</td>
<td>001101</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010011</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SUXC1 fs, index(base)

**Purpose:**
To store a doubleword from an FPR to memory (GPR+GPR addressing) ignoring alignment

**Description:** memory[(base+index)_{PSIZE-1..3}] ← fs

The contents of the 64-bit doubleword in FPR fs is stored at the memory location specified by the effective address. The contents of GPR index and GPR base are added to form the effective address. The effective address is double-word-aligned; EffectiveAddress_{2..0} are ignored.

**Restrictions:**
The result of this instruction is undefined if the processor is executing in 16 FP registers mode.

**Operation:**

\[
vAddr ← (GPR[base]+GPR[index])_{63..3} || 0^3
\]

\[
(pAddr, CCA) ← \text{AddressTranslation}(vAddr, \text{DATA}, \text{STORE})
\]

\[
pAddr ← pAddr_{PSIZE-1..3} || (pAddr_{2..0} \ xor \ (\text{ReverseEndian} || 0^2))
\]

\[
\text{bytesel} ← vAddr_{2..0} \ xor \ (\text{BigEndianCPU} || 0^2)
\]

\[
\text{datadoubleword} ← \text{ValueFPR}(ft, \text{UNINTERPRETED_WORD}) || 0^8*\text{bytesel}
\]

\[
\text{StoreMemory}(CCA, \text{WORD}, \text{datadoubleword}, pAddr, vAddr, \text{DATA})
\]

**Exceptions:**
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, TLB Modified
Store Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>101011</td>
<td>base</td>
<td>rt</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

**Format:**  \( \text{SW} \ rt, \ offset(\text{base}) \)  

**MIPS32 (MIPS I)**

**Purpose:**
To store a word to memory

**Description:**
\[ \text{memory}[\text{base}+\text{offset}] \leftarrow \text{rt} \]

The least-significant 32-bit word of register \( rt \) is stored in memory at the location specified by the aligned effective address. The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend} (\text{offset}) + \text{GPR}[\text{base}] \\
\text{if } v\text{Addr}_{1..0} \neq 0^2 & \text{ then} \\
& \quad \text{SignalException (AddressError)} \\
\text{endif} \\
(p\text{Addr}, \text{CCA}) & \leftarrow \text{AddressTranslation} (\text{vAddr}, \text{DATA}, \text{STORE}) \\
\text{pAddr} & \leftarrow \text{pAddr}_{PSIZE-1..3} \mid \mid (\text{pAddr}_{2..0} \text{ xor (ReverseEndian } \mid \mid 0^2)) \\
\text{bytesel} & \leftarrow \text{vAddr}_{2..0} \text{ xor (BigEndianCPU } \mid \mid 0^2) \\
\text{datadoubleword} & \leftarrow \text{GPR}[rt]_{63-8*\text{bytesel}.0} \mid \mid 0^8*\text{bytesel} \\
\text{StoreMemory} (\text{CCA, WORD, datadoubleword, pAddr, vAddr, DATA})
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Address Error
**Store Word from Floating Point**

### Format:

```
SWC1 ft, offset(base)
```

### Purpose:

To store a word from an FPR to memory

### Description:

The low 32-bit word from FPR `ft` is stored in memory at the location specified by the aligned effective address. The 16-bit signed `offset` is added to the contents of GPR `base` to form the effective address.

### Restrictions:

An Address Error exception occurs if `EffectiveAddress[1:0] ≠ 0` (not word-aligned).

### Operation:

```
vAddr ← sign_extend(offset) + GPR[base]
if vAddr[1:0] ≠ 0 then
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, STORE)
pAddr ← pAddr[PSIZE-1..3] || (pAddr[2..0] xor (ReverseEndian || 0^2))
bytesel ← vAddr[2..0] xor (BigEndianCPU || 0^2)
datadoubleword ← ValueFPR(ft, UNINTERPRETED_WORD) || 0^8*bytesel
StoreMemory(CCA, WORD, datadoubleword, pAddr, vAddr, DATA)
```

### Exceptions:

Coprocessor Usable, Reserved Instruction, TLB Refill, TLB Invalid, TLB Modified, Address Error
Store Word from Coprocessor 2

**Format:** SWC2 rt, offset(base)  

**Purpose:**
To store a word from a COP2 register to memory

**Description:**
memory[base+offset] ← ft

The low 32-bit word from COP2 (Coprocessor 2) register \( rt \) is stored in memory at the location specified by the aligned effective address. The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**
An Address Error exception occurs if \( \text{EffectiveAddress}_{1..0} \neq 0 \) (not word-aligned).

**Operation:**

\[
\begin{align*}
\text{vAddr} &\leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}[\text{base}] \\
&\text{if } \text{vAddr}_{2..0} \neq 0^3 \text{ then} \\
&\quad \text{SignalException} (\text{AddressError}) \\
&\text{endif} \\
(p\text{Addr}, \text{CCA}) &\leftarrow \text{AddressTranslation} (\text{vAddr}, \text{DATA}, \text{STORE}) \\
p\text{Addr} &\leftarrow p\text{Addr}_{\text{PSIZE}-1..3} \mid \mid (p\text{Addr}_{2..0} \text{ xor (ReverseEndian} \mid\mid 0^2) \\
\text{bytesel} &\leftarrow \text{vAddr}_{2..0} \text{ xor (BigEndianCPU} \mid\mid 0^2) \\
\text{datadoubleword} &\leftarrow \text{CPR}[2, rt, 0]_{63-8*\text{bytesel}..0} \mid\mid 0^8*\text{bytesel} \\
\text{StoreMemory} (\text{CCA}, \text{WORD}, \text{datadoubleword}, p\text{Addr}, \text{vAddr}, \text{DATA})
\end{align*}
\]

**Exceptions:**
Coprocessor Unusable, Reserved Instruction, TLB Refill, TLB Invalid, TLB Modified, Address Error
Store Word Left

<table>
<thead>
<tr>
<th>SWL</th>
<th>base</th>
<th>rt</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>101010</td>
<td>6</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:** \texttt{SWL rt, offset(base)}

**MIPS32 (MIPS I)**

**Purpose:**
To store the most-significant part of a word to an unaligned memory address

**Description:**
\[
\text{memory[base+offset]} \leftarrow rt
\]

The 16-bit signed \textit{offset} is added to the contents of GPR \textit{base} to form an effective address (\textit{EffAddr}). \textit{EffAddr} is the address of the most-significant of 4 consecutive bytes forming a word (\textit{W}) in memory starting at an arbitrary byte boundary.

A part of \textit{W}, the most-significant 1 to 4 bytes, is in the aligned word containing \textit{EffAddr}. The same number of the most-significant (left) bytes from the word in GPR \textit{rt} are stored into these bytes of \textit{W}.

If GPR \textit{rt} is a 64-bit register, the source word is the low word of the register.

The following figure illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of \textit{W}, 2 bytes, is located in the aligned word containing the most-significant byte at 2. First, SWL stores the most-significant 2 bytes of the low word from the source register into these 2 bytes in memory. Next, the complementary SWR stores the remainder of the unaligned word.

**Figure 3-15 Unaligned Word Store Using SWL and SWR**

The bytes stored from the source register to memory depend on both the offset of the effective address within an aligned word—that is, the low 2 bits of the address (\textit{vAddr1..0})—and the current byte-ordering mode of the processor (big- or little-endian). The following figure shows the bytes stored for every combination of offset and byte ordering.
**Figure 3-16 Bytes Stored by an SWL Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3</td>
<td>A B C D E F G H</td>
</tr>
<tr>
<td>i j k l</td>
<td>32-bit register</td>
</tr>
<tr>
<td>offset (vAddr1,0)</td>
<td>most — significance — least</td>
</tr>
<tr>
<td>3 2 1 0</td>
<td></td>
</tr>
<tr>
<td>most least</td>
<td></td>
</tr>
<tr>
<td>— significance —</td>
<td></td>
</tr>
</tbody>
</table>

<p>| Memory contents after instruction (shaded is unchanged) |</p>
<table>
<thead>
<tr>
<th>Big-endian byte ordering</th>
<th>vAddr1,0</th>
<th>Little-endian byte ordering</th>
</tr>
</thead>
<tbody>
<tr>
<td>E F G H</td>
<td>0</td>
<td>i j k E</td>
</tr>
<tr>
<td>i E F G</td>
<td>1</td>
<td>i j E F</td>
</tr>
<tr>
<td>i j E F</td>
<td>2</td>
<td>i E F G</td>
</tr>
<tr>
<td>i j k E</td>
<td>3</td>
<td>E F G H</td>
</tr>
</tbody>
</table>

**Restrictions:**
None

**Operation:**

\[
\text{vAddr} \leftarrow \text{sign} \_\text{extend} (\text{offset}) + \text{GPR}[\text{base}]
\]

\[
(\text{pAddr, CCA}) \leftarrow \text{AddressTranslation (vAddr, DATA, STORE)}
\]

\[
\text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE-1..1}} \ || \ (\text{pAddr}_{2..0} \ \text{xor} \ \text{ReverseEndian}^3)
\]

If BigEndianMem = 0 then

\[
\text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE-1..2}} \ || \ 0^2
\]

endif

byte \leftarrow vAddr1..0 \ \text{xor} \ \text{BigEndianCPU}^2

if (vAddr2 \ \text{xor} \ \text{BigEndianCPU}) = 0 then

\[
\text{datadoubleword} \leftarrow 0^32 \ || \ 0^\text{24-8*byte} \ || \ \text{GPR}[\text{rt}]_{31..24-8*byte}
\]

else

\[
\text{datadoubleword} \leftarrow 0^\text{24-8*byte} \ || \ \text{GPR}[\text{rt}]_{31..24-8*byte} \ || \ 0^32
\]

endif

\text{StoreMemory(CCA, byte, datadoubleword, pAddr, vAddr, DATA)}

**Exceptions:**

TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error
**Store Word Right**

**Format:**  
SWR rt, offset(base)

**MIPS32 (MIPS I)**

**Purpose:**
To store the least-significant part of a word to an unaligned memory address

**Description:**
memory[base+offset] ← rt

The 16-bit signed offset is added to the contents of GPR base to form an effective address (EffAddr). EffAddr is the address of the least-significant of 4 consecutive bytes forming a word (W) in memory starting at an arbitrary byte boundary.

A part of W, the least-significant 1 to 4 bytes, is in the aligned word containing EffAddr. The same number of the least-significant (right) bytes from the word in GPR rt are stored into these bytes of W.

If GPR rt is a 64-bit register, the source word is the low word of the register.

The following figure illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of W, 2 bytes, is contained in the aligned word containing the least-significant byte at 5. First, SWR stores the least-significant 2 bytes of the low word from the source register into these 2 bytes in memory. Next, the complementary SWL stores the remainder of the unaligned word.

**Figure 3-17 Unaligned Word Store Using SWR and SWL**
The bytes stored from the source register to memory depend on both the offset of the effective address within an aligned word—that is, the low 2 bits of the address (\(vAddr1..0\))—and the current byte-ordering mode of the processor (big- or little-endian). The following figure shows the bytes stored for every combination of offset and byte-ordering.

**Figure 3-18 Bytes Stored by SWR Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>64-bit register</td>
</tr>
<tr>
<td>0 1 2 3</td>
<td>(A B C D E F G H)</td>
</tr>
<tr>
<td>(i j k l)</td>
<td>most</td>
</tr>
<tr>
<td>offset ((vAddr1..0))</td>
<td>significance</td>
</tr>
<tr>
<td>(3 2 1 0)</td>
<td>least</td>
</tr>
<tr>
<td>little-endian</td>
<td></td>
</tr>
<tr>
<td>most least</td>
<td>32-bit register</td>
</tr>
<tr>
<td>— significance —</td>
<td>(E F G H)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Memory contents after instruction (shaded is unchanged)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Big-endian byte ordering</td>
</tr>
<tr>
<td>(vAddr1..0)</td>
</tr>
<tr>
<td>0 (F G H I)</td>
</tr>
<tr>
<td>1 (G H k l)</td>
</tr>
<tr>
<td>2 (H j k l)</td>
</tr>
<tr>
<td>3 (E F G H)</td>
</tr>
</tbody>
</table>

**Restrictions:**
None

**Operation:**
\(vAddr \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}[\text{base}]\)
(pAddr, CCA)\(\leftarrow\) AddressTranslation (vAddr, DATA, STORE)
pAddr \(\leftarrow\) pAddr<sub>Psize-1..3</sub> || (pAddr<sub>2..0</sub> xor ReverseEndian<sup>3</sup>)
If BigEndianMem = 0 then
   pAddr \(\leftarrow\) pAddr<sub>Psize-1..2</sub> || 0<sup>2</sup>
endif
byte \(\leftarrow\) vAddr<sub>1..0</sub> xor BigEndianCPU<sup>2</sup>
if (vAddr<sub>2</sub> xor BigEndianCPU) = 0 then
   datadoubleword \(\leftarrow\) 0<sup>32</sup> || GPR[rt]<sub>31-8*byte..0</sub> || 0<sup>8*byte</sup>
else
   datadoubleword \(\leftarrow\) GPR[rt]<sub>31-8*byte..0</sub> || 0<sup>8*byte</sup> || 0<sup>32</sup>
endif
StoreMemory(CCA, WORD-byte, datadoubleword, pAddr, vAddr, DATA)

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error
Store Word Indexed from Floating Point

<table>
<thead>
<tr>
<th>COP1X</th>
<th>base</th>
<th>index</th>
<th>fs</th>
<th>0</th>
<th>SWXC1</th>
</tr>
</thead>
<tbody>
<tr>
<td>010011</td>
<td>0</td>
<td>5</td>
<td>5</td>
<td>0</td>
<td>00000</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>0</td>
<td>00100</td>
</tr>
</tbody>
</table>

**Format:** SWXC1 fs, index(base)

**Purpose:**
To store a word from an FPR to memory (GPR+GPR addressing)

**Description:**
memory[base+index] ← fs

The low 32-bit word from FPR $fs$ is stored in memory at the location specified by the aligned effective address. The contents of GPR $index$ and GPR $base$ are added to form the effective address.

**Restrictions:**
An Address Error exception occurs if EffectiveAddress$_{1,0} \neq 0$ (not word-aligned).

**Operation:**

```plaintext
vAddr ← GPR[base] + GPR[index]
if vAddr$_{1,0} \neq 0^5$ then
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, STORE)
pAddr ← pAddr$_{PSIZE-1..3} || (pAddr$_{2..0} \ xor \ (ReverseEndian \ || \ 0^2))$
bytesel ← vAddr$_{2..0} \ xor \ (BigEndianCPU \ || \ 0^2)$
datadoubleword ← ValueFPR(ft, UNINTERPRETED_WORD) || 0$^8*bytesel$
StoreMemory(CCA, WORD, datadoubleword, pAddr, vAddr, DATA)
```

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Address Error, Reserved Instruction, Coprocessor Unusable
Synchronize Shared Memory

SYNC

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>000000000000000</td>
<td>Stype</td>
<td>SYNC</td>
<td>001111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>15</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
SYNC (stype = 0 implied)  

**MIPS32 (MIPS II)**

**Purpose:**
To order loads and stores.

**Description:**

Simple Description:

- SYNC affects only uncache and cached coherent loads and stores. The loads and stores that occur before the SYNC must be completed before the loads and stores after the SYNC are allowed to start.

- Loads are completed when the destination register is written. Stores are completed when the stored value is visible to every other processor in the system.

- SYNC is required, potentially in conjunction with SSNOP, to guarantee that memory reference results are visible across operating mode changes. For example, a SYNC is required on some implementations on entry to and exit from Debug Mode to guarantee that memory affects are handled correctly.

Detailed Description:

- When the stype field has a value of zero, every synchronizable load and store that occurs in the instruction stream before the SYNC instruction must be globally performed before any synchronizable load or store that occurs after the SYNC can be performed, with respect to any other processor or coherent I/O module.

- SYNC does not guarantee the order in which instruction fetches are performed. The stype values 1-31 are reserved; they produce the same result as the value zero.

-
Terms:

Synchronizable: A load or store instruction is *synchronizable* if the load or store occurs to a physical location in shared memory using a virtual location with a memory access type of either *uncached* or *cached coherent*. *Shared memory* is memory that can be accessed by more than one processor or by a coherent I/O system module.

Performed load: A load instruction is *performed* when the value returned by the load has been determined. The result of a load on processor A has been *determined* with respect to processor or coherent I/O module B when a subsequent store to the location by B cannot affect the value returned by the load. The store by B must use the same memory access type as the load.

Performed store: A store instruction is *performed* when the store is observable. A store on processor A is *observable* with respect to processor or coherent I/O module B when a subsequent load of the location by B returns the value written by the store. The load by B must use the same memory access type as the store.

Globally performed load: A load instruction is *globally performed* when it is performed with respect to all processors and coherent I/O modules capable of storing to the location.

Globally performed store: A store instruction is *globally performed* when it is globally observable. It is *globally observable* when it is observable by all processors and I/O modules capable of loading from the location.

Coherent I/O module: A *coherent I/O module* is an Input/Output system component that performs coherent Direct Memory Access (DMA). It reads and writes memory independently as though it were a processor doing loads and stores to locations with a memory access type of *cached coherent*. 
Synchronize Shared Memory (cont.)

Restrictions:
The effect of SYNC on the global order of loads and stores for memory access types other than *uncached* and *cached coherent* is **UNPREDICTABLE**.

Operation:

SyncOperation(stype)

Exceptions:
None

Programming Notes:
A processor executing load and store instructions observes the order in which loads and stores using the same memory access type occur in the instruction stream; this is known as *program order*.

A *parallel program* has multiple instruction streams that can execute simultaneously on different processors. In multiprocessor (MP) systems, the order in which the effects of loads and stores are observed by other processors—the *global order* of the loads and stores—determines the actions necessary to reliably share data in parallel programs.

When all processors observe the effects of loads and stores in program order, the system is *strongly ordered*. On such systems, parallel programs can reliably share data without explicit actions in the programs. For such a system, SYNC has the same effect as a NOP. Executing SYNC on such a system is not necessary, but neither is it an error.

If a multiprocessor system is not strongly ordered, the effects of load and store instructions executed by one processor may be observed out of program order by other processors. On such systems, parallel programs must take explicit actions to reliably share data. At critical points in the program, the effects of loads and stores from an instruction stream must occur in the same order for all processors. SYNC separates the loads and stores executed on the processor into two groups, and the effect of all loads and stores in one group is seen by all processors before the effect of any load or store in the subsequent group. In effect, SYNC causes the system to be strongly ordered for the executing processor at the instant that the SYNC is executed.

Many MIPS-based multiprocessor systems are strongly ordered or have a mode in which they operate as strongly ordered for at least one memory access type. The MIPS architecture also permits implementation of MP systems that are not strongly ordered; SYNC enables the reliable use of shared memory on such systems. A parallel program that does not use SYNC generally does not operate on a system that is not strongly ordered. However, a program that does use SYNC works on both types of systems. (System-specific documentation describes the actions needed to reliably share data in parallel programs for that system.)

The behavior of a load or store using one memory access type is undefined if a load or store was previously made to the same physical location using a different memory access type. The presence of a SYNC between the references does not alter this behavior.
SYNC affects the order in which the effects of load and store instructions appear to all processors; it does not generally affect the physical memory-system ordering or synchronization issues that arise in system programming. The effect of SYNC on implementation-specific aspects of the cached memory system, such as writeback buffers, is not defined. The effect of SYNC on reads or writes to memory caused by privileged implementation-specific instructions, such as CACHE, also is not defined.

```
# Processor A (writer)
# Conditions at entry:
# The value 0 has been stored in FLAG and that value is observable by B
SW R1, DATA       # change shared DATA value
LI R2, 1
SYNC             # Perform DATA store before performing FLAG store
SW R2, FLAG     # say that the shared DATA value is valid

# Processor B (reader)
LI R2, 1
1: LW R1, FLAG  # Get FLAG
BNE R2, R1, 1B  # if it says that DATA is not valid, poll again
NOP
SYNC            # FLAG value checked before doing DATA read
LW R1, DATA     # Read (valid) shared DATA value
```

Prefetch operations have no effect detectable by User-mode programs, so ordering the effects of prefetch operations is not meaningful.

The code fragments above show how SYNC can be used to coordinate the use of shared data between separate writer and reader instruction streams in a multiprocessor environment. The FLAG location is used by the instruction streams to determine whether the shared data item DATA is valid. The SYNC executed by processor A forces the store of DATA to be performed globally before the store to FLAG is performed. The SYNC executed by processor B ensures that DATA is not read until after the FLAG value indicates that the shared data is valid.
**Format:** SYSCALL

**MIPS32 (MIPS I)**

**Purpose:**
To cause a System Call exception

**Description:**
A system call exception occurs, immediately and unconditionally transferring control to the exception handler.
The *code* field is available for use as software parameters, but is retrieved by the exception handler only by loading the contents of the memory word containing the instruction.

**Restrictions:**
None

**Operation:**

```
SignalException(SystemCall)
```

**Exceptions:**
System Call
## Trap if Equal

**TEQ**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>SPECIAL</td>
</tr>
<tr>
<td>26-25</td>
<td>rs, rt</td>
</tr>
<tr>
<td>16-15</td>
<td>code</td>
</tr>
<tr>
<td>6-5</td>
<td>TEQ</td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

### Format:

`TEQ rs, rt`

### MIPS32 (MIPS II)

### Purpose:

To compare GPRs and do a conditional trap

### Description:

If `rs = rt` then **Trap**

Compare the contents of GPR `rs` and GPR `rt` as signed integers; if GPR `rs` is equal to GPR `rt`, then take a Trap exception.

The contents of the `code` field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

### Restrictions:

None

### Operation:

```plaintext
if GPR[rs] = GPR[rt] then
    SignalException(Trap)
endif
```

### Exceptions:

**Trap**
**Trap if Equal Immediate**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>TEQI</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>5</td>
<td>01100</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TEQI rs, immediate

**MIPS32 (MIPS II)**

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs = immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is equal to immediate, then take a Trap exception.

**Restrictions:**
None

**Operation:**

```plaintext
if GPR[rs] = sign_extend(immediate) then
    SignalException(Trap)
endif
```

**Exceptions:**

Trap
### Trap if Greater or Equal

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td></td>
<td>TGE</td>
<td>6</td>
<td>5</td>
<td>10</td>
<td>6</td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td>110000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TGE rs, rt

**MIPS32 (MIPS II)**

**Purpose:**
To compare GPRs and do a conditional trap

**Description:** if rs ≥ rt then Trap

Compare the contents of GPR rs and GPR rt as signed integers; if GPR rs is greater than or equal to GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**

```plaintext
if GPR[rs] ≥ GPR[rt] then
    SignalException(Trap)
endif
```

**Exceptions:**

Tran
**Trap if Greater or Equal Immediate**

### Format:

TGEI rs, immediate

### MIPS32 (MIPS II)

### Purpose:

To compare a GPR to a constant and do a conditional trap

### Description:

if rs \( \geq \) immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is greater than or equal to immediate, then take a Trap exception.

### Restrictions:

None

### Operation:

if GPR[rs] \( \geq \) sign_extend(immediate) then
   SignalException(Trap)
endif

### Exceptions:

Trap
Trap if Greater or Equal Immediate Unsigned

<table>
<thead>
<tr>
<th>Format:</th>
<th>TGEIU rs, immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>MIPS32 (MIPS II)</td>
</tr>
</tbody>
</table>

To compare a GPR to a constant and do a conditional trap

**Description:** if rs ≥ immediate then Trap

Compare the contents of GPR rs and the 16-bit sign-extended immediate as unsigned integers; if GPR rs is greater than or equal to immediate, then take a Trap exception.

Because the 16-bit immediate is sign-extended before comparison, the instruction can represent the smallest or largest unsigned numbers. The representable values are at the minimum [0, 32767] or maximum [max Unsigned-32767, max Unsigned] end of the unsigned range.

**Restrictions:**

None

**Operation:**

```
if (0 || GPR[rs]) ≥ (0 || sign_extend(immediate)) then
    SignalException(Trap)
endif
```

**Exceptions:**

Trap
Trap if Greater or Equal Unsigned

<table>
<thead>
<tr>
<th>Format:</th>
<th>TGEU rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS32 (MIPS II)</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Purpose:</th>
<th>To compare GPRs and do a conditional trap</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Description:</th>
<th>if rs ≥ rt then Trap</th>
</tr>
</thead>
<tbody>
<tr>
<td>Compare the contents of GPR rs and GPR rt as unsigned integers; if GPR rs is greater than or equal to GPR rt, then take a Trap exception.</td>
<td></td>
</tr>
<tr>
<td>The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Restrictions:</th>
<th>None</th>
</tr>
</thead>
</table>

| Operation:        | if (0 || GPR[rs]) ≥ (0 || GPR[rt]) then |
|--------------------|------------------------------------------|
| SignalException(Trap) |
| endif              |

<table>
<thead>
<tr>
<th>Exceptions:</th>
<th>Trap</th>
</tr>
</thead>
</table>
**Probe TLB for Matching Entry**

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>0</th>
<th>000 0000 0000 0000 0000</th>
<th>001000</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td>0</td>
<td>000 0000 0000 0000 0000</td>
<td>001000</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>19</td>
<td>6</td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TLBP

**MIPS32**

**Purpose:**

To find a matching entry in the TLB.

**Description:**

The Index register is loaded with the address of the TLB entry whose contents match the contents of the EntryHi register. If no TLB entry matches, the high-order bit of the Index register is set.

**Restrictions:**

**Operation:**

\[
\text{Index} \leftarrow 1 \; \text{|| UNPREDICTABLE}^{31} \\
\text{for } i \text{ in } 0 \ldots \text{TLBEntries-1} \\
\quad \text{if } ((\text{TLB}[i]_{\text{VPN2}} \text{ and not } (\text{TLB}[i]_{\text{Mask}})) = (\text{EntryHi}_{\text{VPN2}} \text{ and not } (\text{TLB}[i]_{\text{Mask}}))) \text{ and} \\
\quad \quad (\text{TLB}[i]_{R} = \text{EntryHi}_{R}) \text{ and} \\
\quad \quad ((\text{TLB}[i]_{G} = 1) \text{ or } (\text{TLB}[i]_{\text{ASID}} = \text{EntryHi}_{\text{ASID}})) \text{ then} \\
\quad \quad \text{Index} \leftarrow i \\
\quad \text{endif} \\
\text{endfor}
\]

**Exceptions:**

Coprocessor Unusable
### TLBR

**Format:** TLBR

**MIPS32**

**Purpose:**

To read an entry from the TLB.

**Description:**

The `EntryHi`, `EntryLo0`, `EntryLo1`, and `PageMask` registers are loaded with the contents of the TLB entry pointed to by the Index register. Note that the value written to the `EntryHi`, `EntryLo0`, and `EntryLo1` registers may be different from that originally written to the TLB via these registers in that:

- The value returned in the VPN2 field of the `EntryHi` register may have those bits set to zero corresponding to the one bits in the Mask field of the TLB entry (the least significant bit of VPN2 corresponds to the least significant bit of the Mask field). It is implementation dependent whether these bits are preserved or zeroed after a TLB entry is written and then read.

- The value returned in the PFN field of the `EntryLo0` and `EntryLo1` registers may have those bits set to zero corresponding to the one bits in the Mask field of the TLB entry (the least significant bit of PFN corresponds to the least significant bit of the Mask field). It is implementation dependent whether these bits are preserved or zeroed after a TLB entry is written and then read.

- The value returned in the G bit in both the `EntryLo0` and `EntryLo1` registers comes from the single G bit in the TLB entry. Recall that this bit was set from the logical AND of the two G bits in `EntryLo0` and `EntryLo1` when the TLB was written.

**Restrictions:**

The operation is **UNDEFINED** if the contents of the Index register are greater than or equal to the number of TLB entries in the processor.

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>EntryHi</th>
<th>EntryLo0</th>
<th>EntryLo1</th>
<th>PageMask</th>
<th>TLBR</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td>000000000000000000</td>
<td>000000000000000000</td>
<td>000000000000000000</td>
<td>000000000000000000</td>
<td></td>
</tr>
</tbody>
</table>

| 31 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 31 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| COP0 | CO | 0 | 000000000000000000 | EntryHi | EntryLo0 | EntryLo1 | PageMask | TLBR | 000001 |

<table>
<thead>
<tr>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>1</td>
<td>19</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Operation:

\[
\begin{align*}
i & \leftarrow \text{Index} \\
\text{if } i > (\text{TLBEntries} - 1) \text{ then} & \quad \text{UNDEFINED} \\
\text{endif} \\
\text{PageMask}_{\text{Mask}} & \leftarrow \text{TLB}[i]_{\text{Mask}} \\
\text{EntryHi} & \leftarrow \text{TLB}[i]_R \ || \ 0^\text{Fill} \ || \\
& \quad \quad \quad \quad (\text{TLB}[i]_{\text{VPN2}} \text{ and not TLB}[i]_{\text{Mask}}) \ || \ # \text{Masking implementation dependent} \\
& \quad \quad \quad \quad 0^5 \ || \ \text{TLB}[i]_{\text{ASID}} \\
\text{EntryLo1} & \leftarrow 0^\text{Fill} \ || \\
& \quad \quad \quad \quad (\text{TLB}[i]_{\text{PFN1}} \text{ and not TLB}[i]_{\text{Mask}}) \ || \ # \text{Masking implementation dependent} \\
& \quad \quad \quad \quad \text{TLB}[i]_{\text{C1}} \ || \ \text{TLB}[i]_{\text{D1}} \ || \ \text{TLB}[i]_{\text{V1}} \ || \ \text{TLB}[i]_G \\
\text{EntryLo0} & \leftarrow 0^\text{Fill} \ || \\
& \quad \quad \quad \quad (\text{TLB}[i]_{\text{PFN0}} \text{ and not TLB}[i]_{\text{Mask}}) \ || \ # \text{Masking implementation dependent} \\
& \quad \quad \quad \quad \text{TLB}[i]_{\text{C0}} \ || \ \text{TLB}[i]_{\text{D0}} \ || \ \text{TLB}[i]_{\text{V0}} \ || \ \text{TLB}[i]_G
\end{align*}
\]

Exceptions:

Coprocessor Unusable
Format: TLBWI

Purpose:
To write a TLB entry indexed by the Index register.

Description:
The TLB entry pointed to by the Index register is written from the contents of the EntryHi, EntryLo0, EntryLo1, and PageMask registers. The information written to the TLB entry may be different from that in the EntryHi, EntryLo0, and EntryLo1 registers, in that:

- The value written to the VPN2 field of the TLB entry may have those bits set to zero corresponding to the one bits in the Mask field of the PageMask register (the least significant bit of VPN2 corresponds to the least significant bit of the Mask field). It is implementation dependent whether these bits are preserved or zeroed during a TLB write.

- The value written to the PFN0 and PFN1 fields of the TLB entry may have those bits set to zero corresponding to the one bits in the Mask field of PageMask register (the least significant bit of PFN corresponds to the least significant bit of the Mask field). It is implementation dependent whether these bits are preserved or zeroed during a TLB write.

- The single G bit in the TLB entry is set from the logical AND of the G bits in the EntryLo0 and EntryLo1 registers.

Restrictions:
The operation is UNDEFINED if the contents of the Index register are greater than or equal to the number of TLB entries in the processor.
Write Indexed TLB Entry

**Operation:**

\[
i \leftarrow \text{Index}
\]

\[
\text{TLB}[i]_{\text{Mask}} \leftarrow \text{PageMask}_{\text{Mask}}
\]

\[
\text{TLB}[i]_{\text{R}} \leftarrow \text{EntryHi}_{\text{R}}
\]

\[
\text{TLB}[i]_{\text{VPN2}} \leftarrow \text{EntryHi}_{\text{VPN2}} \text{ and not PageMask}_{\text{Mask}} \quad \# \text{Implementation dependent}
\]

\[
\text{TLB}[i]_{\text{ASID}} \leftarrow \text{EntryHi}_{\text{ASID}}
\]

\[
\text{TLB}[i]_{\text{G}} \leftarrow \text{EntryLo}_{\text{G}} \text{ and EntryLo}_{\text{G}}
\]

\[
\text{TLB}[i]_{\text{PFN1}} \leftarrow \text{EntryLo}_{\text{PFN}} \text{ and not PageMask}_{\text{Mask}} \quad \# \text{Implementation dependent}
\]

\[
\text{TLB}[i]_{\text{C1}} \leftarrow \text{EntryLo}_{\text{C}}
\]

\[
\text{TLB}[i]_{\text{D1}} \leftarrow \text{EntryLo}_{\text{D}}
\]

\[
\text{TLB}[i]_{\text{V1}} \leftarrow \text{EntryLo}_{\text{V}}
\]

\[
\text{TLB}[i]_{\text{PFN0}} \leftarrow \text{EntryLo}_{\text{PFN}} \text{ and not PageMask}_{\text{Mask}} \quad \# \text{Implementation dependent}
\]

\[
\text{TLB}[i]_{\text{C0}} \leftarrow \text{EntryLo}_{\text{C}}
\]

\[
\text{TLB}[i]_{\text{D0}} \leftarrow \text{EntryLo}_{\text{D}}
\]

\[
\text{TLB}[i]_{\text{V0}} \leftarrow \text{EntryLo}_{\text{V}}
\]

**Exceptions:**

Coprocessor Unusable
Write Random TLB Entry

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>0</th>
<th>000 0000 0000 0000 0000</th>
<th>000110</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td>00000000000000000000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>19</td>
<td>6</td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TLBWR

**MIPS32**

**Purpose:**

To write a TLB entry indexed by the Random register.

**Description:**

The TLB entry pointed to by the Random register is written from the contents of the EntryHi, EntryLo0, EntryLo1, and PageMask registers. The information written to the TLB entry may be different from that in the EntryHi, EntryLo0, and EntryLo1 registers, in that:

- The value written to the VPN2 field of the TLB entry may have those bits set to zero corresponding to the one bits in the Mask field of the PageMask register (the least significant bit of VPN2 corresponds to the least significant bit of the Mask field). It is implementation dependent whether these bits are preserved or zeroed during a TLB write.

- The value written to the PFN0 and PFN1 fields of the TLB entry may have those bits set to zero corresponding to the one bits in the Mask field of PageMask register (the least significant bit of PFN corresponds to the least significant bit of the Mask field). It is implementation dependent whether these bits are preserved or zeroed during a TLB write.

- The value returned in the G bit in both the EntryLo0 and EntryLo1 registers comes from the single G bit in the TLB entry. Recall that this bit was set from the logical AND of the two G bits in EntryLo0 and EntryLo1 when the TLB was written.

**Restrictions:**

The operation is **UNDEFINED** if the contents of the Index register are greater than or equal to the number of TLB entries in the processor.
Write Random TLB Entry

**Operation:**

\[
\begin{align*}
\text{i} & \leftarrow \text{Random} \\
\text{TLB[i]} & \leftarrow \text{PageMaskMask} \\
\text{TLB[i]} & \leftarrow \text{EntryHiR} \\
\text{TLB[i]} & \leftarrow \text{EntryHiVPN2 \ and \ not \ PageMaskMask} \quad \# \text{Implementation dependent} \\
\text{TLB[i]} & \leftarrow \text{EntryHiASID} \\
\text{TLB[i]} & \leftarrow \text{EntryLoC} \quad \text{and} \quad \text{EntryLo0G} \\
\text{TLB[i]} & \leftarrow \text{EntryLo1PFN \ and \ not \ PageMaskMask} \quad \# \text{Implementation dependent} \\
\text{TLB[i]} & \leftarrow \text{EntryLo1C} \\
\text{TLB[i]} & \leftarrow \text{EntryLo1D} \\
\text{TLB[i]} & \leftarrow \text{EntryLo1V} \\
\text{TLB[i]} & \leftarrow \text{EntryLo0PFN \ and \ not \ PageMaskMask} \quad \# \text{Implementation dependent} \\
\text{TLB[i]} & \leftarrow \text{EntryLo0C} \\
\text{TLB[i]} & \leftarrow \text{EntryLo0D} \\
\text{TLB[i]} & \leftarrow \text{EntryLo0V}
\end{align*}
\]

**Exceptions:**

Coprocessor Unusable
### Trap if Less Than (TLT)

**Format:**   
TLT rs, rt

**MIPS32 (MIPS II)**

**Purpose:**
To compare GPRs and do a conditional trap

**Description:**  
if rs < rt then Trap

Compare the contents of GPR rs and GPR rt as signed integers; if GPR rs is less than GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**
```
if GPR[rs] < GPR[rt] then
   SignalException(Trap)
endif
```

**Exceptions:**
Trap

<p>| | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TLT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>110010</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

31 26 25 21 20 16 15 6 5 0
SPECIAL  rs  rt  code  TLT
000000  6  5  5 10  6
Trap if Less Than Immediate

**Format:** TLTI rs, immediate

**Purpose:** To compare a GPR to a constant and do a conditional trap

**Description:** if rs < immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is less than immediate, then take a Trap exception.

**Restrictions:** None

**Operation:**

```plaintext
if GPR[rs] < sign_extend(immediate) then
    SignalException(Trap)
endif
```

**Exceptions:** Trap
### Trap if Less Than Immediate Unsigned

**Format:** TLTIU rs, immediate

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs < immediate then Trap

Compare the contents of GPR rs and the 16-bit sign-extended immediate as unsigned integers; if GPR rs is less than immediate, then take a Trap exception.

Because the 16-bit immediate is sign-extended before comparison, the instruction can represent the smallest or largest unsigned numbers. The representable values are at the minimum [0, 32767] or maximum [max_unsigned-32767, max_unsigned] end of the unsigned range.

**Restrictions:**
None

**Operation:**

```c
if (0 || GPR[rs]) < (0 || sign_extend(immediate)) then
    SignalException(Trap)
endif
```

**Exceptions:**
Trap

<table>
<thead>
<tr>
<th>REGIMM</th>
<th>rs</th>
<th>TLTIU</th>
<th>immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000001</td>
<td>6</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>16</td>
<td></td>
<td>16</td>
</tr>
</tbody>
</table>
**TLTU**

**Format:** TLTU rs, rt

**Purpose:**
To compare GPRs and do a conditional trap

**Description:** if rs < rt then Trap

Compare the contents of GPR rs and GPR rt as unsigned integers; if GPR rs is less than GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**

```
if (GPR[rs]) < (GPR[rt]) then
   SignalException(Trap)
endif
```

**Exceptions:**

Trap
### Trap if Not Equal

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TNE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>110110</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TNE rs, rt

**MIPS32 (MIPS II)**

**Purpose:**
To compare GPRs and do a conditional trap

**Description:** if rs ≠ rt then Trap

Compare the contents of GPR rs and GPR rt as signed integers; if GPR rs is not equal to GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**

if GPR[rs] ≠ GPR[rt] then
  SignalException(Trap)
endif

**Exceptions:**
Trap
Trap if Not Equal

**Format:** TNEI rs, immediate

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs ≠ immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is not equal to immediate, then take a Trap exception.

**Restrictions:**
None

**Operation:**
if GPR[rs] ≠ sign_extend(immediate) then
    SignalException(Trap)
endif

**Exceptions:**
Trap
Floating Point Truncate to Long Fixed Point

**Format:**

TRUNC.L.S fd, fs  
TRUNC.L.D fd, fs  

**Purpose:**

To convert an FP value to 64-bit fixed point, rounding toward zero

**Description:**

\[ fd \leftarrow \text{convert_and_round}(fs) \]

The value in FPR \( fs \), in format \( fmt \), is converted to a value in 64-bit long fixed point format and rounded toward zero (rounding mode 1). The result is placed in FPR \( fd \).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{63} \) to \( 2^{63}-1 \), the result cannot be represented correctly and an IEEE Invalid Operation condition exists. In this case the Invalid Operation flag is set in the FCSR. If the Invalid Operation Enable bit is set in the FCSR, no result is written to \( fd \) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \( 2^{63}-1 \), is written to \( fd \).

**Restrictions:**

The fields \( fs \) and \( fd \) must specify valid FPRs; \( fs \) for type \( fmt \) and \( fd \) for long fixed point; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \( fmt \); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

The result of this instruction is UNPREDICTABLE if the processor is executing in 16 FP registers mode.

**Operation:**

\[
\text{StoreFPR}(fd, L, \text{ConvertFmt}(\text{ValueFPR}(fs, fmt), fmt, L))
\]
Floating Point Truncate to Long Fixed Point (cont.)

**Exceptions:**

Coprocessor Unusable, Reserved Instruction

**Floating Point Exceptions:**

Unimplemented Operation, Invalid Operation, Overflow, Inexact
Floating Point Truncate to Word Fixed Point

TRUNC.W.fmt

<table>
<thead>
<tr>
<th></th>
<th>COP1</th>
<th>fmt</th>
<th>0</th>
<th>fs</th>
<th>fd</th>
<th>TRUNC.W</th>
<th>001101</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>010001</td>
<td></td>
<td>00000</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
</tr>
</tbody>
</table>

**Format:**

TRUNC.W.S fd, fs  
TRUNC.W.D fd, fs

**MIPS32 (MIPS II)**

**Purpose:**

To convert an FP value to 32-bit fixed point, rounding toward zero

**Description:**

\[
fd \leftarrow \text{convert\_and\_round}(fs)
\]

The value in FPR \(fs\), in format \(fmt\), is converted to a value in 32-bit word fixed point format using rounding toward zero (rounding mode 1). The result is placed in FPR \(fd\).

When the source value is Infinity, NaN, or rounds to an integer outside the range \(-2^{31}\) to \(2^{31}-1\), the result cannot be represented correctly and an IEEE Invalid Operation condition exists. In this case the Invalid Operation flag is set in the \(FCSR\). If the Invalid Operation \(Enable\) bit is set in the \(FCSR\), no result is written to \(fd\) and an Invalid Operation exception is taken immediately. Otherwise, the default result, \(2^{31}-1\), is written to \(fd\).

**Restrictions:**

The fields \(fs\) and \(fd\) must specify valid FPRs; \(fs\) for type \(fmt\) and \(fd\) for word fixed point; if they are not valid, the result is UNPREDICTABLE.

The operand must be a value in format \(fmt\); if it is not, the result is UNPREDICTABLE and the value of the operand FPR becomes UNPREDICTABLE.

**Operation:**

\[
\text{StoreFPR}(fd, W, \text{ConvertFmt}(\text{ValueFPR}(fs, fmt), fmt, W))
\]
Exceptions:
Coprocessor Unusable, Reserved Instruction

Floating Point Exceptions:
Inexact, Invalid Operation, Overflow, Unimplemented Operation
### Enter Standby Mode

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COP0</td>
<td>CO</td>
<td>Implementation-Dependent Code</td>
<td>WAIT</td>
<td>100000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>010000</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Format: `WAIT`  
**MIPS32**

#### Purpose:  
Wait for Event

#### Description:

The `WAIT` instruction performs an implementation-dependent operation, usually involving a lower power mode. Software may use bits 24:6 of the instruction to communicate additional information to the processor, and the processor may use this information as control for the lower power mode. A value of zero for bits 24:6 is the default and must be valid in all implementations.

The `WAIT` instruction is typically implemented by stalling the pipeline at the completion of the instruction and entering a lower power mode. The pipeline is restarted when an external event, such as an interrupt or external request occurs, and execution continues with the instruction following the `WAIT` instruction. It is implementation-dependent whether the pipeline restarts when a non-enabled interrupt is requested. In this case, software must poll for the cause of the restart. If the pipeline restarts as the result of an enabled interrupt, that interrupt is taken between the `WAIT` instruction and the following instruction (EPC for the interrupt points at the instruction following the `WAIT` instruction).

The assertion of any reset or NMI must restart the pipeline and the corresponding exception must be taken.

#### Restrictions:

The operation of the processor is **UNDEFINED** if a `WAIT` instruction is placed in the delay slot of a branch or a jump.
**Enter Standby Mode (cont.)**

<table>
<thead>
<tr>
<th>WAIT</th>
</tr>
</thead>
</table>

**Operation:**

Enter implementation dependent lower power mode

**Exceptions:**

Coprocessor Unusable Exception
### XOR

**Format:** XOR rd, rs, rt

**MIPS32 (MIPS I)**

**Purpose:** To do a bitwise logical Exclusive OR

**Description:** rd ← rs XOR rt

Combine the contents of GPR rs and GPR rt in a bitwise logical Exclusive OR operation and place the result into GPR rd.

**Restrictions:** None

**Operation:**

\[ \text{GPR}[rd] \leftarrow \text{GPR}[rs] \text{ xor } \text{GPR}[rt] \]

**Exceptions:** None
Exclusive OR Immediate  XORI

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>XORI</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** XORI rt, rs, immediate  
**MIPS32 (MIPS I)**

**Purpose:**
To do a bitwise logical Exclusive OR with a constant

**Description:** rt ← rs XOR immediate
Combine the contents of GPR rs and the 16-bit zero-extended immediate in a bitwise logical Exclusive OR operation and place the result into GPR rt.

**Restrictions:**
None

**Operation:**
GPR[rt] ← GPR[rs] xor zero_extend(immediate)

**Exceptions:**
None
## Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.90</td>
<td>November 1, 2000</td>
<td>Internal review copy of reorganized and updated architecture documentation.</td>
</tr>
<tr>
<td>0.91</td>
<td>November 15, 2000</td>
<td>External review copy of reorganized and updated architecture documentation.</td>
</tr>
<tr>
<td>0.92</td>
<td>December 15, 2000</td>
<td>Changes in this revision:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Correct sign in description of MSUBU.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Update JR and JALR instructions to reflect the changes required by MIPS16.</td>
</tr>
<tr>
<td>0.95</td>
<td>March 12, 2001</td>
<td>Update for second external review release.</td>
</tr>
</tbody>
</table>